Embedding Fault List Compression techniques in a design automation framework for analog and Mixed-Signal structural testing

R. Martins, N. Lourenço, N. Horta, N. Guerreiro, Marcelino B. Santos
{"title":"Embedding Fault List Compression techniques in a design automation framework for analog and Mixed-Signal structural testing","authors":"R. Martins, N. Lourenço, N. Horta, N. Guerreiro, Marcelino B. Santos","doi":"10.1109/DCIS.2015.7388584","DOIUrl":null,"url":null,"abstract":"The innovative work “Analogue and Mixed-Signal Production Test Speed-Up by Means of Fault List Compression” [1] focuses on the prohibitive number of structural faults which need to be simulated, at circuit-level, in the design environment. It proposes a fault list compression technique by defining a stratified fault list, build with a set of “representative” faults, one per stratum. The methodology allows different tradeoffs between fault list compression and fault representation accuracy by changing the number of strata, L. These concepts are embed them in the AIDA's framework [2][3], which is an analog IC design automation environment, and, allows the designer to select a circuit sizing and determine an efficient set of stimuli for fault detection, reducing the simulations required in the test environment. A single ended 2-stage amplifier is used here to demonstrate the proposed developments in the field of structural testing. All the results are presented for the United Microelectronics Corporation (UMC) 130 nanometers technology node.","PeriodicalId":191482,"journal":{"name":"2015 Conference on Design of Circuits and Integrated Systems (DCIS)","volume":"62 21","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Conference on Design of Circuits and Integrated Systems (DCIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCIS.2015.7388584","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

The innovative work “Analogue and Mixed-Signal Production Test Speed-Up by Means of Fault List Compression” [1] focuses on the prohibitive number of structural faults which need to be simulated, at circuit-level, in the design environment. It proposes a fault list compression technique by defining a stratified fault list, build with a set of “representative” faults, one per stratum. The methodology allows different tradeoffs between fault list compression and fault representation accuracy by changing the number of strata, L. These concepts are embed them in the AIDA's framework [2][3], which is an analog IC design automation environment, and, allows the designer to select a circuit sizing and determine an efficient set of stimuli for fault detection, reducing the simulations required in the test environment. A single ended 2-stage amplifier is used here to demonstrate the proposed developments in the field of structural testing. All the results are presented for the United Microelectronics Corporation (UMC) 130 nanometers technology node.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
在模拟和混合信号结构测试的设计自动化框架中嵌入故障表压缩技术
创新工作“通过故障列表压缩加速模拟和混合信号产生测试”[1]关注的是在设计环境中需要在电路级模拟的大量结构故障。它提出了一种断层表压缩技术,通过定义分层断层表,用一组“代表性”断层构建断层表,每层一个。该方法允许通过改变层数l在故障列表压缩和故障表示精度之间进行不同的权衡。这些概念被嵌入AIDA的框架[2][3],这是一个模拟IC设计自动化环境,并且允许设计人员选择电路尺寸并确定一组有效的故障检测刺激,减少测试环境中所需的模拟。这里使用一个单端2级放大器来演示结构测试领域的拟议发展。所有结果都是针对联合微电子公司(UMC) 130纳米技术节点提出的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High dynamic range readout architecture for SPAD array Design of a fully asynchronous image sensor reading system Embedding Fault List Compression techniques in a design automation framework for analog and Mixed-Signal structural testing Parametrized ECT processing over FPGA for a reconfigurable application Digital pseudorandom uniform noise generators for ADC histogram test
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1