A reduced-swing data transmission scheme for resistive bus lines in VLSIs

M. Ikeda, K. Asada
{"title":"A reduced-swing data transmission scheme for resistive bus lines in VLSIs","authors":"M. Ikeda, K. Asada","doi":"10.1109/EDTC.1994.326821","DOIUrl":null,"url":null,"abstract":"An optimal design method of on-chip communication circuits is presented, where a reducing signal swing scheme is employed using termination resistors and sense amplifiers. Although this method treats distributed capacitance and resistance in bus lines as lumped elements, it is demonstrated that the error introduced is small. With an optimum circuit designed by this method, a low power design compared with the conventional buffer-chained circuit is realized without changing system level design in the ASIC as well.<<ETX>>","PeriodicalId":244297,"journal":{"name":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-02-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTC.1994.326821","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

An optimal design method of on-chip communication circuits is presented, where a reducing signal swing scheme is employed using termination resistors and sense amplifiers. Although this method treats distributed capacitance and resistance in bus lines as lumped elements, it is demonstrated that the error introduced is small. With an optimum circuit designed by this method, a low power design compared with the conventional buffer-chained circuit is realized without changing system level design in the ASIC as well.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
vlsi中电阻性母线的减摆数据传输方案
提出了一种利用端接电阻和感测放大器减小信号摆幅的片上通信电路优化设计方法。虽然该方法将母线中的分布电容和电阻作为集总单元处理,但结果表明,该方法引入的误差很小。通过该方法设计的优化电路,在不改变ASIC系统级设计的前提下,实现了与传统缓冲链电路相比的低功耗设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Application of simple genetic algorithms to sequential circuit test generation Efficient implementations of self-checking multiply and divide arrays A reduced-swing data transmission scheme for resistive bus lines in VLSIs Genesis: a behavioral synthesis system for hierarchical testability Nondeterministic finite-state machines and sequential don't cares
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1