B. Choi, Yong-kyu Lee, W. Choi, Han Park, D. Woo, J. Lee, Byung-Gook Park, Changho Oh, C. Chung, Donggun Park
{"title":"Nano-scale MOSFETs with programmable virtual source/drain","authors":"B. Choi, Yong-kyu Lee, W. Choi, Han Park, D. Woo, J. Lee, Byung-Gook Park, Changho Oh, C. Chung, Donggun Park","doi":"10.1109/DRC.2004.1367870","DOIUrl":null,"url":null,"abstract":"In this work, we fabricated twin silicon-oxide-nitride-oxide-silicon (SONOS) memory (TSM) cell transistors, based on the 90 nm non-volatile memory technology and showed the implementation of programmable threshold voltage (V/sub th/) MOSFETs in the nano-scale regime. It was clearly observed that the transistor has high I/sub on//I/sub off/ ratio (>106) and small drain leakage (/spl sim/10 pA) in the 30 nm regime. From the experimental result from fabricated devices, it can be deduced that the TSM transistor has various MOSFET applications due to charged states in the nitride. To evaluate the various MOSFET applications of the TSM transistor in the nano-scale regime, the simulation of a 30 nm-long gate TSM transistor was carried out on the 2D ATLAS, including tunneling and impact ionization models. It is concluded that the proposed TSM MOSFET structure promises a well-controlled short channel effect and high I/sub on//I/sub off/ characteristics.","PeriodicalId":385948,"journal":{"name":"Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC.","volume":"160 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2004.1367870","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this work, we fabricated twin silicon-oxide-nitride-oxide-silicon (SONOS) memory (TSM) cell transistors, based on the 90 nm non-volatile memory technology and showed the implementation of programmable threshold voltage (V/sub th/) MOSFETs in the nano-scale regime. It was clearly observed that the transistor has high I/sub on//I/sub off/ ratio (>106) and small drain leakage (/spl sim/10 pA) in the 30 nm regime. From the experimental result from fabricated devices, it can be deduced that the TSM transistor has various MOSFET applications due to charged states in the nitride. To evaluate the various MOSFET applications of the TSM transistor in the nano-scale regime, the simulation of a 30 nm-long gate TSM transistor was carried out on the 2D ATLAS, including tunneling and impact ionization models. It is concluded that the proposed TSM MOSFET structure promises a well-controlled short channel effect and high I/sub on//I/sub off/ characteristics.