A novel implementation of 32 bit extended ALU Architecture at 28nm FPGA

N. Gaur, Anu Mehra, Deepika Kamboj, Devyani Tyagi
{"title":"A novel implementation of 32 bit extended ALU Architecture at 28nm FPGA","authors":"N. Gaur, Anu Mehra, Deepika Kamboj, Devyani Tyagi","doi":"10.1109/ETCT.2016.7882932","DOIUrl":null,"url":null,"abstract":"This paper proposes a new approach for 32 bit Arithmetic and Logic Unit for multifunctional processors. The proposed ALU has a novel instruction set including Parity checker, Parity Generator, Binary to Gray converter, gray to binary converter and Manchester encoder decoder along with conventional ALU operations. This extended ALU caters the need of cryptographic processors where an extended security could be provided using novel operation sets. Present ALU Architecture is simulated in Xilinx Vivado 14.4 tool and implemented on 28nm zynq 7000 FPGA board. Total on chip power used in presented ALU is 0.123 W only.","PeriodicalId":340007,"journal":{"name":"2016 International Conference on Emerging Trends in Communication Technologies (ETCT)","volume":"118 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Emerging Trends in Communication Technologies (ETCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETCT.2016.7882932","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper proposes a new approach for 32 bit Arithmetic and Logic Unit for multifunctional processors. The proposed ALU has a novel instruction set including Parity checker, Parity Generator, Binary to Gray converter, gray to binary converter and Manchester encoder decoder along with conventional ALU operations. This extended ALU caters the need of cryptographic processors where an extended security could be provided using novel operation sets. Present ALU Architecture is simulated in Xilinx Vivado 14.4 tool and implemented on 28nm zynq 7000 FPGA board. Total on chip power used in presented ALU is 0.123 W only.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
在28nm FPGA上实现32位扩展ALU架构
本文提出了一种用于多功能处理器的32位算术和逻辑单元的新方法。该ALU具有新颖的指令集,包括奇偶校验器、奇偶校验生成器、二进制到灰度转换器、灰度到二进制转换器和曼彻斯特编码器解码器以及传统的ALU操作。这个扩展的ALU满足了加密处理器的需要,在这种情况下,可以使用新的操作集来提供扩展的安全性。在Xilinx Vivado 14.4工具中对现有ALU架构进行了仿真,并在28nm zynq7000 FPGA板上实现。在本ALU中使用的片上总功率仅为0.123 W。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A novel implementation of 32 bit extended ALU Architecture at 28nm FPGA Optimization of Call Drop system (CDS) through reliability approach Switchable filter between high pass and low pass responses Physical layer security in half-duplex multi-hop relaying system Review on energy efficient protocol based on LEACH, PEGASIS and TEEN
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1