Advanced dielectric etching with a high density plasma tool: issues and challenges in manufacturing

J. Cook
{"title":"Advanced dielectric etching with a high density plasma tool: issues and challenges in manufacturing","authors":"J. Cook","doi":"10.1109/ASMC.1995.484325","DOIUrl":null,"url":null,"abstract":"Summary form only given, as follows. The requirements for 0.25 /spl mu/m etch technologies are making successful dielectric etch processing more difficult to realize than ever before. The minute dimensions of the features, coupled with films of widely varying thickness (/spl ap/7000 to 20000+/spl Aring/) result in inherently narrow process windows, wherein the balance between RIE \"lag\" (ARDE) and selectivity to underlayers (e.g. Si/sub 3/ N/sub 4/) that are chemically similar to the film being etched but which have the added property of nonplanarity, and thus higher sputter yield. Maintaining selectivity to impurities, charge-up and particulates require that tools and processes address cleanliness, plasma uniformity and materials to degrees unthinkable until only recently. This paper describes the development of one such tool, a low pressure, inductively coupled, high density plasma system that has addressed a number of the issues arising from these advanced application etches. Among the items and issues discussed will be the underlying principals of operation, the implementation and etch results, especially on contact, self-aligned contact (SAC) and via applications. Issues affecting \"manufacturability\", their causes and solutions will also be addressed along with some considerations of scaling the system to 300 mm wafer sizes.","PeriodicalId":237741,"journal":{"name":"Proceedings of SEMI Advanced Semiconductor Manufacturing Conference and Workshop","volume":"97 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of SEMI Advanced Semiconductor Manufacturing Conference and Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.1995.484325","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Summary form only given, as follows. The requirements for 0.25 /spl mu/m etch technologies are making successful dielectric etch processing more difficult to realize than ever before. The minute dimensions of the features, coupled with films of widely varying thickness (/spl ap/7000 to 20000+/spl Aring/) result in inherently narrow process windows, wherein the balance between RIE "lag" (ARDE) and selectivity to underlayers (e.g. Si/sub 3/ N/sub 4/) that are chemically similar to the film being etched but which have the added property of nonplanarity, and thus higher sputter yield. Maintaining selectivity to impurities, charge-up and particulates require that tools and processes address cleanliness, plasma uniformity and materials to degrees unthinkable until only recently. This paper describes the development of one such tool, a low pressure, inductively coupled, high density plasma system that has addressed a number of the issues arising from these advanced application etches. Among the items and issues discussed will be the underlying principals of operation, the implementation and etch results, especially on contact, self-aligned contact (SAC) and via applications. Issues affecting "manufacturability", their causes and solutions will also be addressed along with some considerations of scaling the system to 300 mm wafer sizes.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高密度等离子体工具的先进介质蚀刻:制造中的问题和挑战
仅给出摘要形式,如下。0.25 /spl μ m蚀刻技术的要求使得成功的介质蚀刻工艺比以往任何时候都更难实现。这些特征的微小尺寸,加上厚度变化很大的薄膜(/spl ap/7000到20000+/spl Aring/),导致固有的窄工艺窗口,其中RIE“滞后”(ARDE)和对底层(例如Si/sub 3/ N/sub 4/)的选择性之间的平衡,这些底层在化学上与被蚀刻的薄膜相似,但具有非平面性的附加特性,因此具有更高的溅射产量。保持对杂质、充电和微粒的选择性,需要工具和工艺解决清洁度、等离子体均匀性和材料的问题,直到最近才达到不可想象的程度。本文描述了一种这样的工具的开发,一种低压,电感耦合,高密度等离子体系统,解决了这些先进应用蚀刻产生的许多问题。讨论的项目和问题将包括操作的基本原理,实施和蚀刻结果,特别是接触,自对准接触(SAC)和通过应用。影响“可制造性”的问题,其原因和解决方案也将讨论,以及将系统扩展到300毫米晶圆尺寸的一些考虑。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Automation and statistical process control of a single wafer etcher in a manufacturing environment Equipment management system (EMS) Reconvergent specular detection of material defects on silicon Managing multi-chamber tool productivity Advanced dielectric etching with a high density plasma tool: issues and challenges in manufacturing
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1