A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling

Hyoungsoo Kim, Y. Hur, M. Maeng, F. Bien, S. Chandramouli, E. Gebara, J. Laskar
{"title":"A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling","authors":"Hyoungsoo Kim, Y. Hur, M. Maeng, F. Bien, S. Chandramouli, E. Gebara, J. Laskar","doi":"10.1109/IWSOC.2005.19","DOIUrl":null,"url":null,"abstract":"This paper introduces a novel clock recovery scheme for multilevel high speed serial data transmission. The system extracts the clock from a 10 Gb/s pulse amplitude modulated (PAM)-4 input signal. The output is non-return-to-zero (NRZ) data synchronized with the clock. Conventional methods recover the clock by over-sampling the received signal, which requires complicated circuit to implement. In contrast, the proposed method aligns the data with clock using three different transition levels of PAM4 signal. It is implemented with only a few additional blocks. We propose the scheme phase-loop-lock based CDR block with jitter reduction block in which the PAM4 signal is detected by each transition and converted to a binary signal. The proposed jitter reduction block consists of a differentiator, three comparators, monostable multivibrators and a decision block, while CDR part incorporates a phase and frequency detector, a loop filter and a voltage controlled oscillator (VCO). Due to the acquisition of each transition data, jitter is reduced and locking time for CDR is also reduced. We evaluate the system level architecture with PAM4 10 Gb/s signal and behavioral simulation.","PeriodicalId":328550,"journal":{"name":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2005.19","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper introduces a novel clock recovery scheme for multilevel high speed serial data transmission. The system extracts the clock from a 10 Gb/s pulse amplitude modulated (PAM)-4 input signal. The output is non-return-to-zero (NRZ) data synchronized with the clock. Conventional methods recover the clock by over-sampling the received signal, which requires complicated circuit to implement. In contrast, the proposed method aligns the data with clock using three different transition levels of PAM4 signal. It is implemented with only a few additional blocks. We propose the scheme phase-loop-lock based CDR block with jitter reduction block in which the PAM4 signal is detected by each transition and converted to a binary signal. The proposed jitter reduction block consists of a differentiator, three comparators, monostable multivibrators and a decision block, while CDR part incorporates a phase and frequency detector, a loop filter and a voltage controlled oscillator (VCO). Due to the acquisition of each transition data, jitter is reduced and locking time for CDR is also reduced. We evaluate the system level architecture with PAM4 10 Gb/s signal and behavioral simulation.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新的时钟恢复方案,提高了PAM4信令的抗抖动能力
介绍了一种用于多电平高速串行数据传输的时钟恢复方案。该系统从10gb /s的脉冲调幅(PAM)-4输入信号中提取时钟。输出与时钟同步的非归零(NRZ)数据。传统的方法是通过对接收信号进行过采样来恢复时钟,这需要复杂的电路来实现。相比之下,该方法使用PAM4信号的三种不同的过渡电平将数据与时钟对齐。它仅通过几个额外的块来实现。我们提出了一种基于锁相环的CDR块与抖动减少块的方案,其中PAM4信号通过每次跃迁检测并转换为二进制信号。所提出的抖动减少块由一个微分器、三个比较器、单稳态多振器和一个判决块组成,而CDR部分则包括一个相位和频率检测器、一个环路滤波器和一个压控振荡器(VCO)。由于每个转换数据的采集,减少了抖动,也减少了CDR的锁定时间。我们用PAM4 10gb /s信号和行为仿真对系统级架构进行了评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A field-programmable analog array using translinear elements Improved wideband low distortion cascaded delta-sigma modulator Modular architecture for system-on-chip design of scalable MEMS optical switch actuator controller A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling Design of 12-bit 100-MHz current-steering DAC for SOC applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1