C. Bordallo, J. Martino, P. Agopian, R. Rooyackers, A. Vandooren, A. Thean, E. Simoen, C. Claeys
{"title":"Analysis of analog parameters in NW-TFETs with Si and SiGe source composition at high temperatures","authors":"C. Bordallo, J. Martino, P. Agopian, R. Rooyackers, A. Vandooren, A. Thean, E. Simoen, C. Claeys","doi":"10.1109/SBMICRO.2015.7298148","DOIUrl":null,"url":null,"abstract":"In this work, the analysis of analog parameters in Tunnel-FET devices is performed at high temperatures and for two different source compositions (Si and Si<sub>0.73</sub>Ge<sub>0.27</sub>). For high gate voltage, band-to-band tunneling is the dominant mechanism, and due to that, a degradation in output conductance (g<sub>D</sub>), early voltage (V<sub>EA</sub>) and intrinsic voltage gain (A<sub>V</sub>) was observed. In the SiGe devices, trap assisted tunneling is the dominant mechanism at low gate bias, which improves g<sub>D</sub>, V<sub>EA</sub> and consequently A<sub>V</sub>. The temperature increases both I<sub>ON</sub> and I<sub>OFF</sub> current leading to a degradation of g<sub>D</sub>, V<sub>EA</sub> and A<sub>V</sub>. The transistor efficiency (gm/I<sub>D</sub>) decreases at high temperature in the “weak inversion region” and improves in the “strong inversion region” at high current.","PeriodicalId":342493,"journal":{"name":"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBMICRO.2015.7298148","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
In this work, the analysis of analog parameters in Tunnel-FET devices is performed at high temperatures and for two different source compositions (Si and Si0.73Ge0.27). For high gate voltage, band-to-band tunneling is the dominant mechanism, and due to that, a degradation in output conductance (gD), early voltage (VEA) and intrinsic voltage gain (AV) was observed. In the SiGe devices, trap assisted tunneling is the dominant mechanism at low gate bias, which improves gD, VEA and consequently AV. The temperature increases both ION and IOFF current leading to a degradation of gD, VEA and AV. The transistor efficiency (gm/ID) decreases at high temperature in the “weak inversion region” and improves in the “strong inversion region” at high current.