Challenges and opportunities of vertical FET devices using 3D circuit design layouts

A. Veloso, T. Huynh-Bao, E. Rosseel, V. Paraschiv, K. Devriendt, E. Vecchio, C. Delvaux, B. T. Chan, M. Ercken, Z. Tao, W. Li, E. Altamirano-Sanchez, J. Versluijs, S. Brus, P. Matagne, N. Waldron, J. Ryckaert, D. Mocuta, N. Collaert
{"title":"Challenges and opportunities of vertical FET devices using 3D circuit design layouts","authors":"A. Veloso, T. Huynh-Bao, E. Rosseel, V. Paraschiv, K. Devriendt, E. Vecchio, C. Delvaux, B. T. Chan, M. Ercken, Z. Tao, W. Li, E. Altamirano-Sanchez, J. Versluijs, S. Brus, P. Matagne, N. Waldron, J. Ryckaert, D. Mocuta, N. Collaert","doi":"10.1109/S3S.2016.7804409","DOIUrl":null,"url":null,"abstract":"We report on vertical nanowire FET devices (VNWFETs) with a gate-all-around (GAA) configuration, which offer promising opportunities to enable further CMOS scaling and increased circuit layout efficiency. They allow up to 30% denser SRAM bitcells with improved read and write stability, smaller minimum operating voltages (Vmin), and lower standby leakage values as compared to cells built with lateral GAA-NWFETs. Furthermore, vertical stacking of these devices also opens the path for SRAM 3D scaling, with a design presented here that can enable, with two levels of transistors in the vertical direction, to reduce by 39% the SRAM area per bit. The two vertically stacked VNWFETs are of the same doping type (n/n or p/p), and a lower complexity of implementation may be possible by taking advantage of the junctionless (JL) concept and its process simplicity, a topic also explored in this work.","PeriodicalId":145660,"journal":{"name":"2016 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","volume":"111 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/S3S.2016.7804409","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

We report on vertical nanowire FET devices (VNWFETs) with a gate-all-around (GAA) configuration, which offer promising opportunities to enable further CMOS scaling and increased circuit layout efficiency. They allow up to 30% denser SRAM bitcells with improved read and write stability, smaller minimum operating voltages (Vmin), and lower standby leakage values as compared to cells built with lateral GAA-NWFETs. Furthermore, vertical stacking of these devices also opens the path for SRAM 3D scaling, with a design presented here that can enable, with two levels of transistors in the vertical direction, to reduce by 39% the SRAM area per bit. The two vertically stacked VNWFETs are of the same doping type (n/n or p/p), and a lower complexity of implementation may be possible by taking advantage of the junctionless (JL) concept and its process simplicity, a topic also explored in this work.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
使用3D电路设计布局的垂直场效应管器件的挑战和机遇
我们报告了具有栅极全能(GAA)配置的垂直纳米线FET器件(vnwfet),它为进一步实现CMOS缩放和提高电路布局效率提供了有希望的机会。与使用横向gaa - nwfet构建的单元相比,它们可以将SRAM位单元的密度提高30%,具有更好的读写稳定性,更小的最小工作电压(Vmin)和更低的待机泄漏值。此外,这些器件的垂直堆叠也为SRAM 3D缩放开辟了道路,本文提出的设计可以使垂直方向上的两级晶体管每比特减少39%的SRAM面积。两个垂直堆叠的vnwfet具有相同的掺杂类型(n/n或p/p),并且可以通过利用无结(JL)概念及其过程简单性来降低实现的复杂性,这也是本工作中探讨的主题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Ultra low energy FDSOI asynchronous reconfiguration network for an IoT wireless sensor network node Challenges and opportunities of vertical FET devices using 3D circuit design layouts Correlations between plasma induced damage and negative bias temperature instability in 65 nm bulk and thin-BOX FDSOI processes Influence of source-drain engineering and temperature on split-capacitance characteristics of FDSOI p-i-n gated diodes Sub-pJ per operation scalable computing: The PULP experience
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1