Time Assisted SAR ADC with Bit-guess and Digital Error Correction

Bruno Canal, H. Klimach, S. Bampi, T. Balen
{"title":"Time Assisted SAR ADC with Bit-guess and Digital Error Correction","authors":"Bruno Canal, H. Klimach, S. Bampi, T. Balen","doi":"10.1109/SBCCI55532.2022.9893220","DOIUrl":null,"url":null,"abstract":"This work presents an original SAR ADC architecture for low-power ADC applications. The proposed architecture uses a Time-to-Digital converter (TDC) to apply a window switching scheme in the SAR algorithm that predicts the switching value of the three MSB CDAC capacitors in just one SAR cycle. The switching scheme also implements a correlated-reversed switching (CRS), improving the converter linearity. The proposed archi-tecture is demonstrated on a 10-bit SAR ADC implementation, which takes ten SAR cycles to provide a l2-bit word to a digital error correction (DEC) block that translates it into a final 10-bit digital output. Considering a Gaussian random distribution to model the variability of unit capacitances, MATLAB simulations demonstrate an ADC linearity that achieves 52% of DNL and 69% of INL values of a conventional VCM-based switching method. The switching scheme reduces by 50% the average switching energy compared with the conventional VCM-based switching method, considering a design with the redundancy searching range of the implemented CDAC. The proposed SAR ADC architecture is designed and simulated in a 28nm CMOS technology. The proposed architecture, working with a 600mV power supply with 10MHz sample frequency, demonstrates an improvement of 28% in the ADC power dissipation compared with a 10-bit SAR ADC with traditional implementation designed to have the same linearity.","PeriodicalId":231587,"journal":{"name":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI55532.2022.9893220","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This work presents an original SAR ADC architecture for low-power ADC applications. The proposed architecture uses a Time-to-Digital converter (TDC) to apply a window switching scheme in the SAR algorithm that predicts the switching value of the three MSB CDAC capacitors in just one SAR cycle. The switching scheme also implements a correlated-reversed switching (CRS), improving the converter linearity. The proposed archi-tecture is demonstrated on a 10-bit SAR ADC implementation, which takes ten SAR cycles to provide a l2-bit word to a digital error correction (DEC) block that translates it into a final 10-bit digital output. Considering a Gaussian random distribution to model the variability of unit capacitances, MATLAB simulations demonstrate an ADC linearity that achieves 52% of DNL and 69% of INL values of a conventional VCM-based switching method. The switching scheme reduces by 50% the average switching energy compared with the conventional VCM-based switching method, considering a design with the redundancy searching range of the implemented CDAC. The proposed SAR ADC architecture is designed and simulated in a 28nm CMOS technology. The proposed architecture, working with a 600mV power supply with 10MHz sample frequency, demonstrates an improvement of 28% in the ADC power dissipation compared with a 10-bit SAR ADC with traditional implementation designed to have the same linearity.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有位猜测和数字纠错的时间辅助SAR ADC
这项工作提出了一种用于低功耗ADC应用的原始SAR ADC架构。该架构使用时间-数字转换器(TDC)在SAR算法中应用窗口切换方案,预测三个MSB CDAC电容器在一个SAR周期内的切换值。该开关方案还实现了相关反向开关(CRS),提高了变换器的线性度。提出的架构在一个10位SAR ADC实现上进行了演示,该实现需要10个SAR周期来提供一个12位字到数字纠错(DEC)块,该块将其转换为最终的10位数字输出。考虑高斯随机分布来模拟单位电容的可变性,MATLAB仿真证明了ADC线性度达到传统基于vcm的开关方法的52% DNL和69% INL值。考虑到所实现的CDAC的冗余搜索范围,与传统的基于vcm的切换方法相比,该切换方案的平均开关能量降低了50%。采用28nm CMOS技术设计并仿真了所提出的SAR ADC架构。所提出的架构在600mV电源和10MHz采样频率下工作,与具有相同线性度的传统实现的10位SAR ADC相比,ADC功耗提高了28%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Transistor Reordering for Electrical Improvement in CMOS Complex Gates CSIP: A Compact Scrypt IP design with single PBKDF2 core for Blockchain mining A High-level Model to Leverage NoC-based Many-core Research Time Assisted SAR ADC with Bit-guess and Digital Error Correction A Time-Efficient Defect Simulation Framework for Analog and Mixed Signal (AMS) Circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1