{"title":"3-D Multichip Packaging for Memory Modules","authors":"R. Crowley, E. J. Vardaman","doi":"10.1109/ICMCM.1994.753592","DOIUrl":null,"url":null,"abstract":"High density memory packaging is important for high performance computing systems and for small size memory systems. Smaller single chip packages as well as multichip packages have been developed for these applications. Three-dimensional (3-D) packaging is another technique that provides size and performance benefits. Memory chips are well suited to 3-D stacking techniques due to the relatively low number of I/O terminals, the ability to share many common signal lines, and low power dissipation. This paper presents an analysis of recent worldwide developments in 3-D multichip packaging for memory modules, including analyses of assembly processes and vertical interconnection.","PeriodicalId":363745,"journal":{"name":"Proceedings of the International Conference on Multichip Modules","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference on Multichip Modules","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMCM.1994.753592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
High density memory packaging is important for high performance computing systems and for small size memory systems. Smaller single chip packages as well as multichip packages have been developed for these applications. Three-dimensional (3-D) packaging is another technique that provides size and performance benefits. Memory chips are well suited to 3-D stacking techniques due to the relatively low number of I/O terminals, the ability to share many common signal lines, and low power dissipation. This paper presents an analysis of recent worldwide developments in 3-D multichip packaging for memory modules, including analyses of assembly processes and vertical interconnection.