Yamuna Shanker Kumawat, Rajat Arora, Sanjay. D. Mehta
{"title":"In Orbit Single Event Upset Detection and Configuration Memory Scrubbing of Virtex-5QV FPGA","authors":"Yamuna Shanker Kumawat, Rajat Arora, Sanjay. D. Mehta","doi":"10.1109/SPIN52536.2021.9566069","DOIUrl":null,"url":null,"abstract":"This paper presents a method to detect and correct single event upsets likely to occur in the configuration memory of SRAM-based FPGAs especially in a spaceborne scenario, specifically addressing the Virtex-5QV FPGAs. As compared to DWC or TMR techniques, the scrubbing approach is instead preferred; the internal type being superior due to self-contained configuration interfaces. A Finite State Machine based controller is used to control the detection of memory upsets and subsequently to effect the scrubbing process. Internal Configuration Access Port primitive is used to read the configuration memory frames and an Error Correction Code primitive used to detect & locate the single bit error location inside a frame. Hardware implementation of the proposed technique is carried out and the simulation results presented. Pulsing diagrams indicate successful SEU detection and subsequent scrubbing through the PRGRAM_B pin of the FPGA, that may be invoked by telecommand on-board.","PeriodicalId":343177,"journal":{"name":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"20 9","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN52536.2021.9566069","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a method to detect and correct single event upsets likely to occur in the configuration memory of SRAM-based FPGAs especially in a spaceborne scenario, specifically addressing the Virtex-5QV FPGAs. As compared to DWC or TMR techniques, the scrubbing approach is instead preferred; the internal type being superior due to self-contained configuration interfaces. A Finite State Machine based controller is used to control the detection of memory upsets and subsequently to effect the scrubbing process. Internal Configuration Access Port primitive is used to read the configuration memory frames and an Error Correction Code primitive used to detect & locate the single bit error location inside a frame. Hardware implementation of the proposed technique is carried out and the simulation results presented. Pulsing diagrams indicate successful SEU detection and subsequent scrubbing through the PRGRAM_B pin of the FPGA, that may be invoked by telecommand on-board.