Static-based verification of memory BIST integration

Kab Joo Lee, Seunghan Kim, Shihyeon Park, Youngsoo Yoo
{"title":"Static-based verification of memory BIST integration","authors":"Kab Joo Lee, Seunghan Kim, Shihyeon Park, Youngsoo Yoo","doi":"10.1109/APASIC.2000.896931","DOIUrl":null,"url":null,"abstract":"Static-based verification methodologies are employed to minimize iterative simulations due to functional and timing problems after BIST integration into an ASIC. Formal equivalence checking is used to verify if BIST signals are correctly integrated into an ASIC. Static Timing Analysis (STA) is used to verify BIST timing. Two ASICs, implemented using 0.25 /spl mu/m technology, are used to apply static-based verification methodologies. Our experimental results show that static-based verification achieves significant verification speedup compared to simulation. This allows fast and early detection of function and timing errors that may be introduced during BIST integration:.","PeriodicalId":313978,"journal":{"name":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.2000.896931","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Static-based verification methodologies are employed to minimize iterative simulations due to functional and timing problems after BIST integration into an ASIC. Formal equivalence checking is used to verify if BIST signals are correctly integrated into an ASIC. Static Timing Analysis (STA) is used to verify BIST timing. Two ASICs, implemented using 0.25 /spl mu/m technology, are used to apply static-based verification methodologies. Our experimental results show that static-based verification achieves significant verification speedup compared to simulation. This allows fast and early detection of function and timing errors that may be introduced during BIST integration:.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于静态的内存BIST集成验证
采用基于静态的验证方法,以尽量减少由于BIST集成到ASIC后的功能和时间问题而导致的迭代模拟。形式等价检查用于验证BIST信号是否正确集成到ASIC中。静态定时分析(Static Timing Analysis, STA)用于验证BIST定时。采用0.25 /spl mu/m技术实现的两个asic用于应用基于静态的验证方法。实验结果表明,与仿真相比,基于静态的验证速度有显著提高。这允许快速和早期检测可能在BIST集成期间引入的功能和时间错误。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A hybrid-level multi-phase charge-recycler with reduced number of external capacitors for low-power LCD column drivers A new VLSI design for adaptive frequency-detection based on the active oscillator A self-timed wave pipelined adder using data align method A dynamic logic circuit embedded flip-flop for ASIC design A 2-V CMOS 455 kHz FM/FSK demodulator using feedforward offset cancellation limiting amplifier
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1