ASIC implementation of a high speed WGNG for communication channel emulation [white Gaussian noise generator]

E. Fung, K. Leung, N. Parimi, M. Purnaprajna, V. Gaudet
{"title":"ASIC implementation of a high speed WGNG for communication channel emulation [white Gaussian noise generator]","authors":"E. Fung, K. Leung, N. Parimi, M. Purnaprajna, V. Gaudet","doi":"10.1109/SIPS.2004.1363067","DOIUrl":null,"url":null,"abstract":"A design for a white Gaussian noise generator (WGNG) is modified and implemented as a 0.18-/spl mu/m CMOS digital ASIC for high-speed communication channel emulation. The original design was implemented using an FPGA. The goal of the work presented is to enhance the performance of the WGNG in order to achieve emulation of high-speed communication standards unattainable by the FPGA implementation. This is accomplished by pipelining the original design and implementing it using an ASIC. A layout is generated, based on a standard digital design flow provided by the Canadian Microelectronics Corporation (CMC). This implementation achieves an output rate of 182 Msamples/sec, which exceeds the speed of the original FPGA implementation by more than seven times.","PeriodicalId":384858,"journal":{"name":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIPS.2004.1363067","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

A design for a white Gaussian noise generator (WGNG) is modified and implemented as a 0.18-/spl mu/m CMOS digital ASIC for high-speed communication channel emulation. The original design was implemented using an FPGA. The goal of the work presented is to enhance the performance of the WGNG in order to achieve emulation of high-speed communication standards unattainable by the FPGA implementation. This is accomplished by pipelining the original design and implementing it using an ASIC. A layout is generated, based on a standard digital design flow provided by the Canadian Microelectronics Corporation (CMC). This implementation achieves an output rate of 182 Msamples/sec, which exceeds the speed of the original FPGA implementation by more than seven times.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于通信信道仿真的高速WGNG的ASIC实现[高斯白噪声发生器]
对高斯白噪声发生器(WGNG)的设计进行了改进,并将其实现为0.18-/spl μ m CMOS数字专用集成电路,用于高速通信信道仿真。最初的设计是使用FPGA实现的。提出的工作目标是提高WGNG的性能,以实现FPGA实现无法实现的高速通信标准的仿真。这是通过将原始设计流水线化并使用ASIC来实现的。根据加拿大微电子公司(CMC)提供的标准数字设计流程生成布局。该实现实现了182 m采样/秒的输出速率,超过了原始FPGA实现速度的7倍以上。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Efficient digital baseline wander algorithm and its architecture for fast Ethernet Motion estimation algorithm for real-time systems Energy-aware radio link control for OFDM-based WLAN VLSI MAP decoder architectural analysis Run-time reconfigurable adaptive signal processing system with asynchronous dynamic pipelining: a case study of DLMS ADFE
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1