A new design of digitally controlled oscillator for low power applications

S. Dabas, Manoj Kumar
{"title":"A new design of digitally controlled oscillator for low power applications","authors":"S. Dabas, Manoj Kumar","doi":"10.1109/IC3I.2016.7918047","DOIUrl":null,"url":null,"abstract":"With the utilization of all-digital Phase locked loops (ADPLLs) in digital communication systems, the use of digitally controlled oscillators (DCO) over voltage controlled oscillators (VCO) has come into existence. In this paper, a new low power DCO structure is proposed with NMOS transistor as switching network. The DCO design is based on the CMOS inverter delay cells and ring topology. Three and five stages DCO architecture with three and four control bits have been designed here with a NMOS switching network. Three-bit DCO with three delay stages shows a variation of output frequency and power consumption in the range of 1.804–2.629 GHz and 44.464–73.023 μW, respectively. For three-bit five-stages DCO the output frequency and power consumption varies in the range of 1.004–1.479 GHz and 74.107–121.705 μW. A four-bit, three-stages DCO shows a variation of output frequency and power consumption in the range of 1.948–2.875 GHz and 44.464–85.489 μW. Similarly, a four-bit five-stages DCO provides a variation of output frequency and power consumption in the range of 1.115–1.676 GHz and 74.107–142.482 μW. The control bits for the three-bit DCO are varied from [001] to [111] and for four-bit DCO the control bits are varied from [0001] to [1111]. The simulations are done using Mentor Graphics tool with TSMC 0.18 μm CMOS technology.","PeriodicalId":305971,"journal":{"name":"2016 2nd International Conference on Contemporary Computing and Informatics (IC3I)","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 2nd International Conference on Contemporary Computing and Informatics (IC3I)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IC3I.2016.7918047","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

With the utilization of all-digital Phase locked loops (ADPLLs) in digital communication systems, the use of digitally controlled oscillators (DCO) over voltage controlled oscillators (VCO) has come into existence. In this paper, a new low power DCO structure is proposed with NMOS transistor as switching network. The DCO design is based on the CMOS inverter delay cells and ring topology. Three and five stages DCO architecture with three and four control bits have been designed here with a NMOS switching network. Three-bit DCO with three delay stages shows a variation of output frequency and power consumption in the range of 1.804–2.629 GHz and 44.464–73.023 μW, respectively. For three-bit five-stages DCO the output frequency and power consumption varies in the range of 1.004–1.479 GHz and 74.107–121.705 μW. A four-bit, three-stages DCO shows a variation of output frequency and power consumption in the range of 1.948–2.875 GHz and 44.464–85.489 μW. Similarly, a four-bit five-stages DCO provides a variation of output frequency and power consumption in the range of 1.115–1.676 GHz and 74.107–142.482 μW. The control bits for the three-bit DCO are varied from [001] to [111] and for four-bit DCO the control bits are varied from [0001] to [1111]. The simulations are done using Mentor Graphics tool with TSMC 0.18 μm CMOS technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种适用于低功耗应用的新型数字控制振荡器
随着全数字锁相环(adpll)在数字通信系统中的应用,数字控制振荡器(DCO)和过压控制振荡器(VCO)的应用应运而生。本文提出了一种以NMOS晶体管作为开关网络的低功耗DCO结构。DCO设计基于CMOS逆变器延迟单元和环形拓扑结构。在NMOS交换网络中,设计了3位和4位控制的三级和五级DCO架构。3位延迟级DCO的输出频率变化范围为1.804 ~ 2.629 GHz,功耗变化范围为44.464 ~ 73.023 μW。对于三位五级DCO,输出频率和功耗范围分别为1.004 ~ 1.479 GHz和74.107 ~ 121.705 μW。4位3级DCO的输出频率和功耗变化范围分别为1.948 ~ 2.875 GHz和44.464 ~ 85.489 μW。同样,4位5级DCO提供1.115-1.676 GHz和74.107-142.482 μW范围内的输出频率和功耗变化。3位DCO的控制位从[001]到[111]不等,4位DCO的控制位从[0001]到[1111]不等。仿真采用Mentor Graphics工具,采用TSMC 0.18 μm CMOS工艺。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Single-resistance-controlled quadrature oscillator employing two current differencing buffered amplifier FMODC: Fuzzy guided multi-objective document clustering by GA A study on disruption tolerant session based mobile architecture How effective is Black Hole Algorithm? Design of a high gain 16 element array of microstrip patch antennas for millimeter wave applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1