Functional verification of DSP based on-board VLSI designs

Sourabhkumar Jain, Parimal Govani, Kamal B. Poddar, A. K. Lal, R. Parmar
{"title":"Functional verification of DSP based on-board VLSI designs","authors":"Sourabhkumar Jain, Parimal Govani, Kamal B. Poddar, A. K. Lal, R. Parmar","doi":"10.1109/VLSI-SATA.2016.7593030","DOIUrl":null,"url":null,"abstract":"The Usage of Field Programmable Gate Arrays (FPGA) and Application Specific Integrated Circuits (ASICs) with complex functionalities such as Digital Signal Processing (DSP) is increasing in onboard space applications. Verification of these complex designs within limited schedule and resources is challenging. In order to ensure reliable functioning of these designs in all possible run time conditions, functional verification is required to be carried out thoroughly. Development of an automated self-checking verification environment or test benches, including generation of bit-accurate golden reference values, is complex and time consuming task even with the use of state-of-the-art Hardware Verification Languages (HVLs) and methodology such as System-Verilog (SV) and Universal Verification Methodology (UVM) respectively. This paper discusses a method for functional verification of DSP based VLSI design using SV and Matlab. The architecture of verification environment and technique for coupling of Matlab with SV based verification environment and generation of bitaccurate golden references, in real time is also discussed in detail, along with two case studies.","PeriodicalId":328401,"journal":{"name":"2016 International Conference on VLSI Systems, Architectures, Technology and Applications (VLSI-SATA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on VLSI Systems, Architectures, Technology and Applications (VLSI-SATA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-SATA.2016.7593030","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

The Usage of Field Programmable Gate Arrays (FPGA) and Application Specific Integrated Circuits (ASICs) with complex functionalities such as Digital Signal Processing (DSP) is increasing in onboard space applications. Verification of these complex designs within limited schedule and resources is challenging. In order to ensure reliable functioning of these designs in all possible run time conditions, functional verification is required to be carried out thoroughly. Development of an automated self-checking verification environment or test benches, including generation of bit-accurate golden reference values, is complex and time consuming task even with the use of state-of-the-art Hardware Verification Languages (HVLs) and methodology such as System-Verilog (SV) and Universal Verification Methodology (UVM) respectively. This paper discusses a method for functional verification of DSP based VLSI design using SV and Matlab. The architecture of verification environment and technique for coupling of Matlab with SV based verification environment and generation of bitaccurate golden references, in real time is also discussed in detail, along with two case studies.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于板载VLSI设计的DSP功能验证
具有数字信号处理(DSP)等复杂功能的现场可编程门阵列(FPGA)和专用集成电路(asic)在机载空间应用中的应用越来越多。在有限的时间和资源内验证这些复杂的设计是具有挑战性的。为了确保这些设计在所有可能的运行条件下都能可靠地运行,需要进行彻底的功能验证。即使使用最先进的硬件验证语言(HVLs)和方法(如System-Verilog (SV)和通用验证方法(UVM)),自动自检验证环境或测试平台的开发(包括生成位精确的黄金参考值)也是复杂且耗时的任务。本文讨论了一种利用SV和Matlab对基于DSP的VLSI设计进行功能验证的方法。本文还详细讨论了验证环境的体系结构以及Matlab与基于SV的验证环境的耦合技术,并给出了两个实例。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effect on temperature and time in parallel test scheduling with alterations in layers arrangements of 3D stacked SoCs A hardware optimized low power RNM compensated three stage operational amplifier with embedded capacitance multiplier compensation Reconfigurable side channel attack resistant true random number generator FPGA implementation of face recognition system using efficient 5/3 2D-lifting scheme Design of CMOS programmable output binary and fibonacci switched capacitor step-down DC-DC converter
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1