{"title":"Noise reduction in analog to digital converters","authors":"K. Singh","doi":"10.1109/ICEMIC.1999.871672","DOIUrl":null,"url":null,"abstract":"The critical element in digital signal processing circuits is the analog to digital converter (ADC). The trend is to push up their operating speeds. For a given ADC, theoretically, a given signal to noise ratio (SNR) and dynamic range can be realised. The ADC performance in a practical circuit is likely to deteriorate due to several contributory factors, which raise the noise levels at the input and hence the output of the ADC. This noise level increases with the increase in the operating speeds. If the circuit principles to peg this noise down are not incorporated in the realised circuit, the expected performance from the ADC may not be available, specifically at high speeds of operation. This paper brings out the contributing factors to the noise, suggests techniques to minimize this noise in an ADC circuit and presents the salient parameters of a working high speed ADC circuit incorporating these techniques.","PeriodicalId":104361,"journal":{"name":"Proceedings of the International Conference on Electromagnetic Interference and Compatibility","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference on Electromagnetic Interference and Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMIC.1999.871672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
The critical element in digital signal processing circuits is the analog to digital converter (ADC). The trend is to push up their operating speeds. For a given ADC, theoretically, a given signal to noise ratio (SNR) and dynamic range can be realised. The ADC performance in a practical circuit is likely to deteriorate due to several contributory factors, which raise the noise levels at the input and hence the output of the ADC. This noise level increases with the increase in the operating speeds. If the circuit principles to peg this noise down are not incorporated in the realised circuit, the expected performance from the ADC may not be available, specifically at high speeds of operation. This paper brings out the contributing factors to the noise, suggests techniques to minimize this noise in an ADC circuit and presents the salient parameters of a working high speed ADC circuit incorporating these techniques.