Noise reduction in analog to digital converters

K. Singh
{"title":"Noise reduction in analog to digital converters","authors":"K. Singh","doi":"10.1109/ICEMIC.1999.871672","DOIUrl":null,"url":null,"abstract":"The critical element in digital signal processing circuits is the analog to digital converter (ADC). The trend is to push up their operating speeds. For a given ADC, theoretically, a given signal to noise ratio (SNR) and dynamic range can be realised. The ADC performance in a practical circuit is likely to deteriorate due to several contributory factors, which raise the noise levels at the input and hence the output of the ADC. This noise level increases with the increase in the operating speeds. If the circuit principles to peg this noise down are not incorporated in the realised circuit, the expected performance from the ADC may not be available, specifically at high speeds of operation. This paper brings out the contributing factors to the noise, suggests techniques to minimize this noise in an ADC circuit and presents the salient parameters of a working high speed ADC circuit incorporating these techniques.","PeriodicalId":104361,"journal":{"name":"Proceedings of the International Conference on Electromagnetic Interference and Compatibility","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference on Electromagnetic Interference and Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMIC.1999.871672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The critical element in digital signal processing circuits is the analog to digital converter (ADC). The trend is to push up their operating speeds. For a given ADC, theoretically, a given signal to noise ratio (SNR) and dynamic range can be realised. The ADC performance in a practical circuit is likely to deteriorate due to several contributory factors, which raise the noise levels at the input and hence the output of the ADC. This noise level increases with the increase in the operating speeds. If the circuit principles to peg this noise down are not incorporated in the realised circuit, the expected performance from the ADC may not be available, specifically at high speeds of operation. This paper brings out the contributing factors to the noise, suggests techniques to minimize this noise in an ADC circuit and presents the salient parameters of a working high speed ADC circuit incorporating these techniques.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
模数转换器的降噪
数字信号处理电路的关键元件是模数转换器(ADC)。目前的趋势是提高它们的运行速度。对于给定的ADC,理论上可以实现给定的信噪比(SNR)和动态范围。在实际电路中,由于几个因素的影响,ADC的性能可能会恶化,这些因素会提高ADC输入和输出的噪声水平。这种噪声水平随着运行速度的增加而增加。如果在实现的电路中没有结合抑制噪声的电路原理,则ADC的预期性能可能无法获得,特别是在高速运行时。本文指出了产生噪声的因素,提出了在ADC电路中减少噪声的技术,并给出了结合这些技术的高速ADC电路的主要参数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
EMC management for an electronic system design Advanced technologies and their impact on EMC standardization and EMC measurement techniques EMI/EMC control methods during design and development of an airborne system. A case study Study of conducted susceptibility of power converters Overvoltage transient protection network design
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1