Optimal implementation of an integer divider using multifunctional registers with decoded control inputs

A. Valachi, M. Timis, C. Monor
{"title":"Optimal implementation of an integer divider using multifunctional registers with decoded control inputs","authors":"A. Valachi, M. Timis, C. Monor","doi":"10.1109/ICSTCC.2015.7321342","DOIUrl":null,"url":null,"abstract":"The authors propose a new optimal method for the implementation of an integer division sequential algorithm using multifunctional registers (MFR) with decoded control inputs, based on transfer matrix method. The implementation cost is calculated emphasizing the most economical solutions. Low cost means less power consumed - green architectures, the CPU FPU logic core is much faster and the responses timing are short. The modern design tools handle digital systems with many outputs and represent them by cubes, for efficiency reasons. Talking as optimal, the implementation of the digital automaton can be reduced to a combinatorial one: synthesis using logic gates primitives and using floor planning design. The digital logic network that generates the control signals of the Finite State Machine (FSM) can be synthesized using the transfer matrix.","PeriodicalId":257135,"journal":{"name":"2015 19th International Conference on System Theory, Control and Computing (ICSTCC)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 19th International Conference on System Theory, Control and Computing (ICSTCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSTCC.2015.7321342","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The authors propose a new optimal method for the implementation of an integer division sequential algorithm using multifunctional registers (MFR) with decoded control inputs, based on transfer matrix method. The implementation cost is calculated emphasizing the most economical solutions. Low cost means less power consumed - green architectures, the CPU FPU logic core is much faster and the responses timing are short. The modern design tools handle digital systems with many outputs and represent them by cubes, for efficiency reasons. Talking as optimal, the implementation of the digital automaton can be reduced to a combinatorial one: synthesis using logic gates primitives and using floor planning design. The digital logic network that generates the control signals of the Finite State Machine (FSM) can be synthesized using the transfer matrix.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
使用带解码控制输入的多功能寄存器的整数除法器的最佳实现
作者提出了一种基于转移矩阵法的基于解码控制输入的多功能寄存器(MFR)的整数除法序列算法的优化实现方法。实施成本的计算强调最经济的解决方案。低成本意味着更少的功耗-绿色架构,CPU FPU逻辑核心更快,响应时间短。现代设计工具处理具有许多输出的数字系统,并出于效率的原因用立方体表示它们。从最优的角度来说,数字自动机的实现可以简化为一个组合:使用逻辑门原语的综合和使用平面图设计。生成有限状态机(FSM)控制信号的数字逻辑网络可以利用传递矩阵进行合成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evolution from Power Grid to Smart Grid: Design challenges Analysis of phosphorus removal performances in a municipal treatment plant Pneumatic assistant of one degree of freedom for lifting Programming paradigm of a microcontroller with hardware scheduler engine and independent pipeline registers - a software approach The classification of a plant family based on morpho-fractal dimension
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1