Novel design evaluation engine for A/D converters

J. Zidek, O. Subrt, P. Martínek
{"title":"Novel design evaluation engine for A/D converters","authors":"J. Zidek, O. Subrt, P. Martínek","doi":"10.1109/RME.2009.5201352","DOIUrl":null,"url":null,"abstract":"Environment for testing analog-to-digital converters is presented in this article. It is a novel concept of powerful engine suitable for design and verification of generic type ADCs in Mentor Graphics IC Studio software. Source code of each block of the design is written in Verilog-A which offers relatively effortless portability on different design systems (e.g. Cadence). This approach brings to IC design engineers easy to use supportive tool. The core of our proposal is based on Servo- Loop with improved search algorithm [1]. The simulation outputs are curves of static INL and DNL. A part of article deals with the example of simple Flash ADC testing.","PeriodicalId":245992,"journal":{"name":"2009 Ph.D. Research in Microelectronics and Electronics","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ph.D. Research in Microelectronics and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2009.5201352","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Environment for testing analog-to-digital converters is presented in this article. It is a novel concept of powerful engine suitable for design and verification of generic type ADCs in Mentor Graphics IC Studio software. Source code of each block of the design is written in Verilog-A which offers relatively effortless portability on different design systems (e.g. Cadence). This approach brings to IC design engineers easy to use supportive tool. The core of our proposal is based on Servo- Loop with improved search algorithm [1]. The simulation outputs are curves of static INL and DNL. A part of article deals with the example of simple Flash ADC testing.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
新设计的A/D转换器评估引擎
本文介绍了一种测试模数转换器的环境。它是一种新颖的功能强大的引擎,适用于Mentor Graphics IC Studio软件中通用型adc的设计和验证。设计的每个模块的源代码都是用Verilog-A编写的,它在不同的设计系统(例如Cadence)上提供了相对轻松的可移植性。这种方法为IC设计工程师带来了易于使用的辅助工具。我们的方案的核心是基于伺服环和改进的搜索算法[1]。仿真输出为静态INL和DNL曲线。本文的一部分讨论了一个简单的Flash ADC测试示例。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Instrumentation with attoFarad resolution for electrochemical impedance measurements on molecular biosensors Novel designs of recursive discrete-time sinusoidal oscillators Reduction of up-converted flicker noise in differential LC-VCO designed in 32nm CMOS technology Read range limitation in IF-based far-field RFID using ASK backscatter modulation The effect of redundancy on mismatch-induced offset and random noise in a dynamic comparator
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1