{"title":"Using dynamic partial reconfiguration approach to read sensor with different bus protocol","authors":"C. Ibala, K. Arshak","doi":"10.1109/SAS.2009.4801801","DOIUrl":null,"url":null,"abstract":"The aim of this paper is to present an efficient design approach called Partial Reconfiguration to design a sensors reading system for road safety. The soaring price of energy has lead designers to think of new approach to reduce the FPGA device utilization therefore the power consumption. The Partial Reconfiguration flow can exponentially increase the functionality of a single FPGA allowing a system to be implemented with fewer and smaller devices than otherwise require. The Partial Reconfiguration (PR) is a Feature that allows multiple design modules to time share physical resources. The partial reconfiguration module (PRM) can be swapped on the fly while the based design continues to operate. A Virtex 5 board an ICAP (Internal Configuration Access Port), ISE (Integrated Software Environment) 9.2 Service Pack 4 with the Partial Reconfiguration layout PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6 and Chipscope 9.2 Service Pack 4 will be used to demonstrate how useful that flow can be to read a certain number of sensors at different times for different applications.","PeriodicalId":410885,"journal":{"name":"2009 IEEE Sensors Applications Symposium","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Sensors Applications Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SAS.2009.4801801","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
The aim of this paper is to present an efficient design approach called Partial Reconfiguration to design a sensors reading system for road safety. The soaring price of energy has lead designers to think of new approach to reduce the FPGA device utilization therefore the power consumption. The Partial Reconfiguration flow can exponentially increase the functionality of a single FPGA allowing a system to be implemented with fewer and smaller devices than otherwise require. The Partial Reconfiguration (PR) is a Feature that allows multiple design modules to time share physical resources. The partial reconfiguration module (PRM) can be swapped on the fly while the based design continues to operate. A Virtex 5 board an ICAP (Internal Configuration Access Port), ISE (Integrated Software Environment) 9.2 Service Pack 4 with the Partial Reconfiguration layout PR7, XPS (Xilinx Platform Studio) 9.2 Service Pack 2, PlanAhead 10.1.6 and Chipscope 9.2 Service Pack 4 will be used to demonstrate how useful that flow can be to read a certain number of sensors at different times for different applications.