{"title":"Gate tunneling current model of strained Si for scaled NMOSFET","authors":"Tiefeng Wu, Lizhi Gu, Z. Zhao, Jing Li, Dewei Dai","doi":"10.1109/ICMC.2014.7231556","DOIUrl":null,"url":null,"abstract":"For scaled MOSFET devices, normal operation of devices is seriously affected due to static gate tunneling leakage currents with ultra-thin gate oxide of MOSFET, and the novel MOSFET devices based on strained Si are similar to bulk Si devices in the effects. To illustrate the impacts of gate leakage current on performances of novel strained Si devices, a theoretical gate tunneling currents predicting model by integral approach following the analyses of quasi-two-dimension surface potential is presented in this paper, and on the basis of theoretical model, performances of NMOSFET devices were quantitatively studied in detail using ISE simulator including different gate voltage and gate oxide thickness. The experiments show that simulation results well agree with theoretical analysis, and the theory and experimental data will contribute to future VLSI circuit design.","PeriodicalId":104511,"journal":{"name":"2014 International Conference on Mechatronics and Control (ICMC)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Mechatronics and Control (ICMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMC.2014.7231556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
For scaled MOSFET devices, normal operation of devices is seriously affected due to static gate tunneling leakage currents with ultra-thin gate oxide of MOSFET, and the novel MOSFET devices based on strained Si are similar to bulk Si devices in the effects. To illustrate the impacts of gate leakage current on performances of novel strained Si devices, a theoretical gate tunneling currents predicting model by integral approach following the analyses of quasi-two-dimension surface potential is presented in this paper, and on the basis of theoretical model, performances of NMOSFET devices were quantitatively studied in detail using ISE simulator including different gate voltage and gate oxide thickness. The experiments show that simulation results well agree with theoretical analysis, and the theory and experimental data will contribute to future VLSI circuit design.