M. Chanda, Jeet Basak, Diptansu Sinha, Tanushree Ganguli, C. Sarkar
{"title":"Comparative analysis of adiabatic logics in sub-threshold regime for ultra-low power application","authors":"M. Chanda, Jeet Basak, Diptansu Sinha, Tanushree Ganguli, C. Sarkar","doi":"10.1109/ICEDSS.2016.7587690","DOIUrl":null,"url":null,"abstract":"In super-threshold regime, a plethora of adiabatic logic styles are reported for ultra-low power design. In this paper a comparative analysis of transistor based imperative logic styles are analyzed in the sub-threshold regime for the first time in the literature. A uniform test bench is set up for fair comparison. Extensive CADENCE simulations were done using 22nm technology file to analyze the effect of loading, temperature and the supply voltage on power dissipations of the logic styles in sub-threshold regime. Significant differences in workability, power consumption, and logic degradation were found among the various logic styles. Simulation shows that efficient charge recovery logic (ECRL) is efficacious amongst the transistor based adiabatic logic styles in sub-threshold regime.","PeriodicalId":399107,"journal":{"name":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDSS.2016.7587690","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In super-threshold regime, a plethora of adiabatic logic styles are reported for ultra-low power design. In this paper a comparative analysis of transistor based imperative logic styles are analyzed in the sub-threshold regime for the first time in the literature. A uniform test bench is set up for fair comparison. Extensive CADENCE simulations were done using 22nm technology file to analyze the effect of loading, temperature and the supply voltage on power dissipations of the logic styles in sub-threshold regime. Significant differences in workability, power consumption, and logic degradation were found among the various logic styles. Simulation shows that efficient charge recovery logic (ECRL) is efficacious amongst the transistor based adiabatic logic styles in sub-threshold regime.