A high speed and high precision 64/spl times/33 crosspoint switch IC

R. Savarã
{"title":"A high speed and high precision 64/spl times/33 crosspoint switch IC","authors":"R. Savarã","doi":"10.1109/GAAS.1997.628248","DOIUrl":null,"url":null,"abstract":"A monolithic 2.125GB/s per port 64/spl times/33 crosspoint switch IC has been designed, fabricated, and tested. A 0.6 um enhancement/depletion, recessed gate GaAs process was chosen for this product, which offers high speed devices with low power dissipation. The design used SCFL (Source Coupled FET Logic) standard cells for the switch matrix. All the data path signals use standard differential PECL input and output levels to maintain precision pulse width characteristics. The control signals, are in TTL levels. The high speed data inputs are DC biased allowing AC coupled operation. The switch offers non-blocking programming, and can be configured prior to enabling the outputs for synchronous reprogramming and operation from a single +5V supply.","PeriodicalId":299287,"journal":{"name":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997","volume":"78 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"GaAs IC Symposium. IEEE Gallium Arsenide Integrated Circuit Symposium. 19th Annual Technical Digest 1997","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.1997.628248","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A monolithic 2.125GB/s per port 64/spl times/33 crosspoint switch IC has been designed, fabricated, and tested. A 0.6 um enhancement/depletion, recessed gate GaAs process was chosen for this product, which offers high speed devices with low power dissipation. The design used SCFL (Source Coupled FET Logic) standard cells for the switch matrix. All the data path signals use standard differential PECL input and output levels to maintain precision pulse width characteristics. The control signals, are in TTL levels. The high speed data inputs are DC biased allowing AC coupled operation. The switch offers non-blocking programming, and can be configured prior to enabling the outputs for synchronous reprogramming and operation from a single +5V supply.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高速高精度64/spl次/33交点开关IC
设计、制造和测试了一个单片2.125GB/s /端口64/spl times/33交叉点开关IC。该产品选择了0.6 um增强/耗尽的嵌入式栅极GaAs工艺,可提供低功耗的高速器件。该设计使用SCFL(源耦合场效应管逻辑)标准单元作为开关矩阵。所有的数据路径信号使用标准差分PECL输入和输出电平,以保持精确的脉宽特性。控制信号,是在TTL电平。高速数据输入是直流偏置,允许交流耦合操作。该开关提供非阻塞编程,并且可以在启用输出之前进行配置,以便从单个+5V电源进行同步重新编程和操作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A low distortion and high efficiency HBT MMIC power amplifier with a novel linearization technique for /spl pi//4 DPSK modulation A 600 GHz planar frequency multiplier feed on a silicon dielectric-filled parabola Device and process optimization for a low voltage enhancement mode power heterojunction FET for portable applications GaAs in the broadband infrastructure Prediction of HBT ACPR using the Gummel Poon large signal model
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1