Evaluation of the Effects of SEUs on Configuration Memories in FPGA Implemented QC-LDPC Decoders

Zhen Gao, Ying-Sheng Cheng, P. Reviriego
{"title":"Evaluation of the Effects of SEUs on Configuration Memories in FPGA Implemented QC-LDPC Decoders","authors":"Zhen Gao, Ying-Sheng Cheng, P. Reviriego","doi":"10.1109/DFT56152.2022.9962337","DOIUrl":null,"url":null,"abstract":"LDPC codes are widely used in wireless communication systems for reliable data transmission due to their excellent error correction capabilities. SRAM-FPGAs are a popular option for the implementation of LDPC decoders due to their excellent computing capabilities and re-configurability. However, when applied in critical environments, e.g. space platforms, the SRAM-FPGA based LDPC decoders will suffer single-event upsets (SEUs) that can cause failures and disrupt communications. Therefore, analyzing the reliability of LDPC decoders to SEUs on the FPGA is important. This paper first analyzes the effects of SEUs on different parts of the FPGA implemented LDPC decoder based on the module functions, including the influence of the parallelism on the decoder reliability. Then fault injection experiments are performed to validate the conclusions of the analysis. Experiment results show that about 98% of SEUs on the configuration memories can be tolerated by the decoder itself, and the modules with more interconnections are less robust to SEUs. In addition, the reliability of LDPC decoders decreases for lower levels of parallelism due to the larger computation load of each unit. These results will be a valuable input to design efficient SEU protection schemes for LDPC decoders.","PeriodicalId":411011,"journal":{"name":"2022 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","volume":"417 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT56152.2022.9962337","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

LDPC codes are widely used in wireless communication systems for reliable data transmission due to their excellent error correction capabilities. SRAM-FPGAs are a popular option for the implementation of LDPC decoders due to their excellent computing capabilities and re-configurability. However, when applied in critical environments, e.g. space platforms, the SRAM-FPGA based LDPC decoders will suffer single-event upsets (SEUs) that can cause failures and disrupt communications. Therefore, analyzing the reliability of LDPC decoders to SEUs on the FPGA is important. This paper first analyzes the effects of SEUs on different parts of the FPGA implemented LDPC decoder based on the module functions, including the influence of the parallelism on the decoder reliability. Then fault injection experiments are performed to validate the conclusions of the analysis. Experiment results show that about 98% of SEUs on the configuration memories can be tolerated by the decoder itself, and the modules with more interconnections are less robust to SEUs. In addition, the reliability of LDPC decoders decreases for lower levels of parallelism due to the larger computation load of each unit. These results will be a valuable input to design efficient SEU protection schemes for LDPC decoders.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
FPGA实现的QC-LDPC解码器中seu对组态存储器影响的评估
LDPC码由于具有良好的纠错能力,被广泛应用于无线通信系统中,以保证数据的可靠传输。sram - fpga由于其出色的计算能力和可重构性,是实现LDPC解码器的热门选择。然而,当应用于关键环境时,例如空间平台,基于SRAM-FPGA的LDPC解码器将遭受单事件干扰(seu),可能导致故障和中断通信。因此,分析LDPC解码器对FPGA上seu的可靠性是非常重要的。本文首先根据模块功能分析了seu对FPGA实现的LDPC译码器不同部分的影响,包括并行度对译码器可靠性的影响。通过故障注入实验验证了分析结论。实验结果表明,解码器本身可以容忍配置存储器上约98%的seu,并且互连较多的模块对seu的鲁棒性较差。此外,由于每个单元的计算负荷较大,LDPC解码器的可靠性随着并行度的降低而降低。这些结果将为LDPC解码器设计高效的SEU保护方案提供有价值的输入。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Image Degradation due to Interacting Adjacent Hot Pixels Preventing Soft Errors and Hardware Trojans in RISC-V Cores Cross-Correlation Approach to Detecting Issue Test Sites in Massive Parallel Testing Evaluation of the Effects of SEUs on Configuration Memories in FPGA Implemented QC-LDPC Decoders Evaluating Read Disturb Effect on RRAM based AI Accelerator with Multilevel States and Input Voltages
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1