A 5 Gbps Wafer-Level Tester

A. Majid, D. Keezer, J. V. Karia
{"title":"A 5 Gbps Wafer-Level Tester","authors":"A. Majid, D. Keezer, J. V. Karia","doi":"10.1109/ATS.2005.5","DOIUrl":null,"url":null,"abstract":"This paper describes an economical approach to highspeed testing of high-density wafer-level packaged logic devices. The solution assumes that the devices to be tested have built-in self-test features, thereby reducing the complexity of functional testing required. This also reduces the need for expensive automated test equipment (ATE). A stand alone miniature tester is developed and connected to the top of a wafer probe card with multiple high-speed (2-5 Gbps) signals. To keep costs low, the tester uses off-theshelf components. However its performance in some aspects exceeds that of traditional ATE. Measurements illustrate the tester generating programmable 5Gbps signals with a +25ps timing accuracy. The generated signals exhibit low jitter 50ps and have a rise time of about 120ps.","PeriodicalId":373563,"journal":{"name":"14th Asian Test Symposium (ATS'05)","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th Asian Test Symposium (ATS'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2005.5","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper describes an economical approach to highspeed testing of high-density wafer-level packaged logic devices. The solution assumes that the devices to be tested have built-in self-test features, thereby reducing the complexity of functional testing required. This also reduces the need for expensive automated test equipment (ATE). A stand alone miniature tester is developed and connected to the top of a wafer probe card with multiple high-speed (2-5 Gbps) signals. To keep costs low, the tester uses off-theshelf components. However its performance in some aspects exceeds that of traditional ATE. Measurements illustrate the tester generating programmable 5Gbps signals with a +25ps timing accuracy. The generated signals exhibit low jitter 50ps and have a rise time of about 120ps.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
5 Gbps晶圆级测试仪
本文介绍了一种高密度晶圆级封装逻辑器件高速测试的经济方法。该解决方案假设要测试的设备具有内置的自检功能,从而降低了所需功能测试的复杂性。这也减少了对昂贵的自动化测试设备(ATE)的需求。开发了一个独立的微型测试仪,并连接到具有多个高速(2-5 Gbps)信号的晶圆探头卡的顶部。为了保持低成本,测试仪使用了现成的组件。然而,它在某些方面的性能超过了传统的ATE。测量表明测试仪产生可编程的5Gbps信号,定时精度为+25ps。生成的信号表现出50ps的低抖动和120ps左右的上升时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Efficient Static Compaction Techniques for Sequential Circuits Based on Reverse Order Restoration and Test Relaxation Practical Aspects of Delay Testing for Nanometer Chips State-reuse Test Generation for Progressive Random Access Scan: Solution to Test Power, Application Time and Data Size A Framework for Automatic Assembly Program Generator (A^2PG) for Verification and Testing of Processor Cores Arithmetic Test Strategy for FFT Processor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1