AER spike-processing filter simulator: Implementation of an AER simulator based on cellular automata

Manuel Rivas Pérez, A. Linares-Barranco, A. Jiménez-Fernandez, A. C. Balcells, G. Jiménez-Moreno
{"title":"AER spike-processing filter simulator: Implementation of an AER simulator based on cellular automata","authors":"Manuel Rivas Pérez, A. Linares-Barranco, A. Jiménez-Fernandez, A. C. Balcells, G. Jiménez-Moreno","doi":"10.5220/0003525900910096","DOIUrl":null,"url":null,"abstract":"Spike-based systems are neuro-inspired circuits implementations traditionally used for sensory systems or sensor signal processing. Address-Event-Representation (AER) is a neuromorphic communication protocol for transferring asynchronous events between VLSI spike-based chips. These neuro-inspired implementations allow developing complex, multilayer, multichip neuromorphic systems and have been used to design sensor chips, such as retinas and cochlea, processing chips, e.g. filters, and learning chips. Furthermore, Cellular Automata (CA) is a bio-inspired processing model for problem solving. This approach divides the processing synchronous cells which change their states at the same time in order to get the solution. This paper presents a software simulator able to gather several spike-based elements into the same workspace in order to test a CA architecture based on AER before a hardware implementation. Furthermore this simulator produces VHDL for testing the AER-CA into the FPGA of the USB-AER AER-tool.","PeriodicalId":103791,"journal":{"name":"Proceedings of the International Conference on Signal Processing and Multimedia Applications","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-07-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference on Signal Processing and Multimedia Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5220/0003525900910096","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Spike-based systems are neuro-inspired circuits implementations traditionally used for sensory systems or sensor signal processing. Address-Event-Representation (AER) is a neuromorphic communication protocol for transferring asynchronous events between VLSI spike-based chips. These neuro-inspired implementations allow developing complex, multilayer, multichip neuromorphic systems and have been used to design sensor chips, such as retinas and cochlea, processing chips, e.g. filters, and learning chips. Furthermore, Cellular Automata (CA) is a bio-inspired processing model for problem solving. This approach divides the processing synchronous cells which change their states at the same time in order to get the solution. This paper presents a software simulator able to gather several spike-based elements into the same workspace in order to test a CA architecture based on AER before a hardware implementation. Furthermore this simulator produces VHDL for testing the AER-CA into the FPGA of the USB-AER AER-tool.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
AER峰值处理滤波器模拟器:基于元胞自动机的AER模拟器的实现
基于脉冲的系统是传统上用于感官系统或传感器信号处理的神经启发电路实现。地址-事件表示(AER)是一种神经形态的通信协议,用于在基于VLSI尖峰的芯片之间传输异步事件。这些受神经启发的实现允许开发复杂的、多层的、多芯片的神经形态系统,并已用于设计传感器芯片,如视网膜和耳蜗,处理芯片,如过滤器和学习芯片。此外,元胞自动机(CA)是一种生物启发的解决问题的处理模型。该方法划分处理同步单元,这些单元同时改变其状态以获得解决方案。为了在硬件实现之前测试基于AER的CA体系结构,本文提出了一个软件模拟器,能够将几个基于峰值的元素收集到同一个工作空间中。此外,该模拟器还生成了用于在USB-AER aer工具的FPGA中测试AER-CA的VHDL。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Latent topic visual language model for object categorization Optimal combination of low-level features for surveillance object retrieval Managing multiple media streams in HTML5: The IEEE 1599-2008 case study Automatic sound restoration system concepts and design Visual AER-based processing with convolutions for a parallel supercomputer
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1