Built-In Speed Grading with a Process-Tolerant ADPLL

H. Hsu, Chun-Chieh Tu, Shi-Yu Huang
{"title":"Built-In Speed Grading with a Process-Tolerant ADPLL","authors":"H. Hsu, Chun-Chieh Tu, Shi-Yu Huang","doi":"10.1109/ATS.2007.38","DOIUrl":null,"url":null,"abstract":"Speed grading has becoming more and more important for nanometer technologies to support activities like process monitoring or performance diagnosis. In this work, we analyze the feasibility of providing such a capability through on-chip circuitry. This Built-in Speed Grading (BISG) methodology uses an All-Digital Phase-Locked Loop (ADPLL) as the programmable clock generator to provide various clock signals within a specific frequency range. The maximum operating speed of a circuit can thus be easily tracked down using a binary search process with multiple runs of built-in self-test. To accommodate larger process variation, we further explore a so-called binary-neighborhood-linear frequency-locking scheme for the underlying ADPLL, and thereby resulting in a higher accuracy. Experimental results show that only 2289 gates are adequate to provide this valuable infrastructure that may find numerous applications in IC testing and diagnostics.","PeriodicalId":289969,"journal":{"name":"16th Asian Test Symposium (ATS 2007)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"16th Asian Test Symposium (ATS 2007)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2007.38","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Speed grading has becoming more and more important for nanometer technologies to support activities like process monitoring or performance diagnosis. In this work, we analyze the feasibility of providing such a capability through on-chip circuitry. This Built-in Speed Grading (BISG) methodology uses an All-Digital Phase-Locked Loop (ADPLL) as the programmable clock generator to provide various clock signals within a specific frequency range. The maximum operating speed of a circuit can thus be easily tracked down using a binary search process with multiple runs of built-in self-test. To accommodate larger process variation, we further explore a so-called binary-neighborhood-linear frequency-locking scheme for the underlying ADPLL, and thereby resulting in a higher accuracy. Experimental results show that only 2289 gates are adequate to provide this valuable infrastructure that may find numerous applications in IC testing and diagnostics.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
内置速度分级与进程容忍ADPLL
速度分级对于纳米技术支持过程监控或性能诊断等活动变得越来越重要。在这项工作中,我们分析了通过片上电路提供这种能力的可行性。这种内置速度分级(BISG)方法使用全数字锁相环(ADPLL)作为可编程时钟发生器,在特定频率范围内提供各种时钟信号。因此,电路的最大运行速度可以很容易地使用内置自检多次运行的二进制搜索过程来跟踪。为了适应更大的过程变化,我们进一步探索了所谓的二邻域线性频率锁定方案,用于底层ADPLL,从而获得更高的精度。实验结果表明,只有2289门足以提供这种有价值的基础设施,可以在IC测试和诊断中找到许多应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Thermal-Safe Test Access Mechanism and Wrapper Co-optimization for System-on-Chip Understanding GSM/EDGE Modulated Signal Test on Cellular BB SOC An On-Line BIST Technique for Delay Fault Detection in CMOS Circuits Experimental Results of Transition Fault Simulation with DC Scan Tests Top 5 Issues in Practical Testing of High-Speed Interface Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1