Towards Uniform Temperature Distribution in SOI Circuits Using Carbon Nanotube Based Thermal Interconnect

Yu Zhou, Somnath Paul, S. Bhunia
{"title":"Towards Uniform Temperature Distribution in SOI Circuits Using Carbon Nanotube Based Thermal Interconnect","authors":"Yu Zhou, Somnath Paul, S. Bhunia","doi":"10.1109/ISQED.2008.163","DOIUrl":null,"url":null,"abstract":"Increasing power density (due to faster clock and high device integration density) coupled with limited cooling capacity of the package causes die overheating and leads to reliability concerns. In this paper, we present a methodology to mitigate temperature-induced reliability problems by transferring the heat dissipated in a region of high activity (such as the ALU in a processor that creates localized \"hotspot\") to regions of lower activity (such as on-chip cache). We propose to use carbon nanotubes (CNTs) as \"thermal interconnect\" for on-die heat transfer since CNTs have significantly higher thermal conductivity than typical heat-spreader materials. We note that the proposed heat transfer framework is particularly suitable to thermal management in silicon-on-insulator (SOI) devices, which suffer from fine-grained thermal gradient. Simulation results indicate that the use of CNTs for heat conduction from hotspot to a region of lower activity (which we denote as a 'coolspot'), achieves 13% (16degC) decrease in temperature at the hotspot and only 3% (1.5degC) increase in temperature at the coolspot of an alpha microprocessor model.","PeriodicalId":243121,"journal":{"name":"9th International Symposium on Quality Electronic Design (isqed 2008)","volume":"2 3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th International Symposium on Quality Electronic Design (isqed 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2008.163","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Increasing power density (due to faster clock and high device integration density) coupled with limited cooling capacity of the package causes die overheating and leads to reliability concerns. In this paper, we present a methodology to mitigate temperature-induced reliability problems by transferring the heat dissipated in a region of high activity (such as the ALU in a processor that creates localized "hotspot") to regions of lower activity (such as on-chip cache). We propose to use carbon nanotubes (CNTs) as "thermal interconnect" for on-die heat transfer since CNTs have significantly higher thermal conductivity than typical heat-spreader materials. We note that the proposed heat transfer framework is particularly suitable to thermal management in silicon-on-insulator (SOI) devices, which suffer from fine-grained thermal gradient. Simulation results indicate that the use of CNTs for heat conduction from hotspot to a region of lower activity (which we denote as a 'coolspot'), achieves 13% (16degC) decrease in temperature at the hotspot and only 3% (1.5degC) increase in temperature at the coolspot of an alpha microprocessor model.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
利用碳纳米管热互连实现SOI电路的均匀温度分布
不断增加的功率密度(由于更快的时钟和高器件集成密度)加上封装的有限冷却能力导致芯片过热并导致可靠性问题。在本文中,我们提出了一种方法,通过将高活动区域(如处理器中创建局部“热点”的ALU)的散热转移到低活动区域(如片上缓存)来缓解温度引起的可靠性问题。我们建议使用碳纳米管(CNTs)作为模具内传热的“热互连”,因为碳纳米管的导热性明显高于典型的导热材料。我们注意到,所提出的传热框架特别适合于受细粒度热梯度影响的绝缘体上硅(SOI)器件的热管理。模拟结果表明,在α微处理器模型中,使用碳纳米管从热点到活性较低的区域(我们将其称为“冷却点”)进行热传导,可使热点温度降低13%(16℃),而冷却点温度仅升高3%(1.5℃)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Low Energy Two-Step Successive Approximation Algorithm for ADC Design Robust Analog Design for Automotive Applications by Design Centering with Safe Operating Areas Characterization of Standard Cells for Intra-Cell Mismatch Variations Noise Interaction Between Power Distribution Grids and Substrate Error-Tolerant SRAM Design for Ultra-Low Power Standby Operation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1