A new CMOS programmable gain controller with a wide dynamic range

R. Kang, Tasi-Chung Yu, Chung-Yu Wu
{"title":"A new CMOS programmable gain controller with a wide dynamic range","authors":"R. Kang, Tasi-Chung Yu, Chung-Yu Wu","doi":"10.1109/APCCAS.1994.514602","DOIUrl":null,"url":null,"abstract":"In this paper, a new structure is proposed to implement a programmable gain controller with a wide dynamic range. The timing-duty controlled structure determines the attenuation values by changing the ratio of the integration time between the desired attenuation value and unity gain instead of the resistor or capacitor ratios. It reduces the chip area by applying the timing-duty controlled concept on switched capacitor (SC) circuits. But in the original timing-duty controlled circuit the system clock frequency would be too high to be implemented in order to have a high resolution. A new timing-duty controlled programmable gain controller (TDGC) is proposed and reduces the required system clock frequency by one-third and one-fourth successfully. There are two advantages of this new structure: one is the absence of the selectable capacitor array - thus it takes up less chip area than ordinary SC circuits. The other is that the TDGC circuit is used more efficiently by modifying the timing diagram and is feasible to be applied to the SC circuits. The proposed programmable gain controller (PGC) circuit has 80 level settings of the LOSS range from 0 dB to -79 dB by a step of -1 dB. It has monotonically logarithmic increments with maximum deviation of -0.53 dB in the range of 0 dB to -59 dB and -0.83 dB in the range of 0 dB to -79 dB.","PeriodicalId":231368,"journal":{"name":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.1994.514602","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a new structure is proposed to implement a programmable gain controller with a wide dynamic range. The timing-duty controlled structure determines the attenuation values by changing the ratio of the integration time between the desired attenuation value and unity gain instead of the resistor or capacitor ratios. It reduces the chip area by applying the timing-duty controlled concept on switched capacitor (SC) circuits. But in the original timing-duty controlled circuit the system clock frequency would be too high to be implemented in order to have a high resolution. A new timing-duty controlled programmable gain controller (TDGC) is proposed and reduces the required system clock frequency by one-third and one-fourth successfully. There are two advantages of this new structure: one is the absence of the selectable capacitor array - thus it takes up less chip area than ordinary SC circuits. The other is that the TDGC circuit is used more efficiently by modifying the timing diagram and is feasible to be applied to the SC circuits. The proposed programmable gain controller (PGC) circuit has 80 level settings of the LOSS range from 0 dB to -79 dB by a step of -1 dB. It has monotonically logarithmic increments with maximum deviation of -0.53 dB in the range of 0 dB to -59 dB and -0.83 dB in the range of 0 dB to -79 dB.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新型宽动态范围CMOS可编程增益控制器
本文提出了一种实现宽动态范围可编程增益控制器的新结构。时序占空控制结构通过改变所需衰减值与单位增益之间的积分时间之比来确定衰减值,而不是改变电阻或电容的比值。它通过在开关电容(SC)电路中应用定时占空控制的概念来减小芯片面积。但在原有的时占空控制电路中,为了实现高分辨率,系统时钟频率过高。提出了一种新的定时占空控制可编程增益控制器(TDGC),成功地将所需的系统时钟频率分别降低了三分之一和四分之一。这种新结构有两个优点:一是没有可选择的电容阵列,因此它比普通的SC电路占用更小的芯片面积。二是通过修改时序图提高了TDGC电路的使用效率,在SC电路中应用是可行的。所提出的可编程增益控制器(PGC)电路具有80个电平设置,损耗范围从0 dB到-79 dB,步进为-1 dB。它具有单调对数增量,在0 dB至-59 dB范围内最大偏差为-0.53 dB,在0 dB至-79 dB范围内最大偏差为-0.83 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Area-time optimal digital BiCMOS carry look-ahead adder Hierarchical circuit optimization for analog LSIs using device model refining Decomposition-based 2-D variable digital filter design Artificial neural networks-learning and generalization Nonlinear gradient-based edge detection algorithms in the telesign system
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1