Comparison of electrical performance of enhanced BGAs

R. Kaw, B. Hanna, N. Devnani
{"title":"Comparison of electrical performance of enhanced BGAs","authors":"R. Kaw, B. Hanna, N. Devnani","doi":"10.1109/ECTC.1997.606245","DOIUrl":null,"url":null,"abstract":"The exclusive domain of modeling and design for CPU packaging is beginning to find its way into the ASIC world as well. As the feature sizes decrease from 0.5 to 0.35 to 0.25 micron, the drivers become faster with sub-nsec transitions. Most of these ASICs service the ever widening word width, that has changed from 32 to 64 bits, and on to the wide word. Thus, in general, we have a gradual shift towards pad-limited designs that demand an ever-decreasing pitch, with very fast drivers switching simultaneously in large numbers. An increasing number of these ASICs dissipate more than the capability of ordinary plastic packages. This is a crowded, hot, and noisy environment that can be managed only by concurrent design of chip padout and package layout from an electrical perspective, and the system board/box design from a thermo-mechanical perspective. At the very least, it demands package selection based on electrical modeling of noise, generated by the chip and its package. This paper presents a study of three package styles for an ASIC with 270 signals. The design space for this chip type is expected to handle heat dissipation of 2 to 15 watts. That rules out most ordinary plastic packages, unless they are thermally enhanced. The packages selected for comparison, in this study, are of the enhanced BGA type. All of them use a heat spreader to which the chip is attached for thermal management. The study consists of: (a) an evaluation of how best to design the chip padout concurrently with the possibilities offered by the layout rules of these packages; (b) electrical models of these designs are used to calculate the various kinds of noise for each package type. The results are summarized for easy comparison, along with the assumptions made, to enable reasonable projections from these results.","PeriodicalId":339633,"journal":{"name":"1997 Proceedings 47th Electronic Components and Technology Conference","volume":"104 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1997 Proceedings 47th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1997.606245","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

The exclusive domain of modeling and design for CPU packaging is beginning to find its way into the ASIC world as well. As the feature sizes decrease from 0.5 to 0.35 to 0.25 micron, the drivers become faster with sub-nsec transitions. Most of these ASICs service the ever widening word width, that has changed from 32 to 64 bits, and on to the wide word. Thus, in general, we have a gradual shift towards pad-limited designs that demand an ever-decreasing pitch, with very fast drivers switching simultaneously in large numbers. An increasing number of these ASICs dissipate more than the capability of ordinary plastic packages. This is a crowded, hot, and noisy environment that can be managed only by concurrent design of chip padout and package layout from an electrical perspective, and the system board/box design from a thermo-mechanical perspective. At the very least, it demands package selection based on electrical modeling of noise, generated by the chip and its package. This paper presents a study of three package styles for an ASIC with 270 signals. The design space for this chip type is expected to handle heat dissipation of 2 to 15 watts. That rules out most ordinary plastic packages, unless they are thermally enhanced. The packages selected for comparison, in this study, are of the enhanced BGA type. All of them use a heat spreader to which the chip is attached for thermal management. The study consists of: (a) an evaluation of how best to design the chip padout concurrently with the possibilities offered by the layout rules of these packages; (b) electrical models of these designs are used to calculate the various kinds of noise for each package type. The results are summarized for easy comparison, along with the assumptions made, to enable reasonable projections from these results.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
增强型BGAs电性能比较
CPU封装的建模和设计的专属领域也开始进入ASIC世界。当特征尺寸从0.5微米减小到0.35微米到0.25微米时,驱动程序的速度会随着亚nsec转换而变得更快。大多数asic服务于不断扩大的字宽,从32位变为64位,再变为宽字。因此,总的来说,我们逐渐转向需要不断减少间距的板限制设计,同时大量切换非常快的驱动器。越来越多的这些asic耗散比普通塑料封装的能力。这是一个拥挤、炎热和嘈杂的环境,只能通过从电气角度同时设计芯片衬垫和封装布局,从热机械角度同时设计系统板/盒来管理。至少,它要求根据芯片及其封装产生的噪声的电气建模来选择封装。本文研究了一种具有270个信号的ASIC的三种封装方式。这种芯片类型的设计空间预计可以处理2到15瓦的散热。这就排除了大多数普通塑料包装,除非它们经过热增强处理。本研究选择的比较包为增强型BGA。它们都使用一个散热器,芯片被连接到散热器上进行热管理。研究包括:(a)评估如何最好地设计芯片输出,同时考虑这些封装的布局规则提供的可能性;(b)使用这些设计的电气模型来计算每种封装类型的各种噪声。为了便于比较,对结果进行了总结,并提出了假设,以便根据这些结果进行合理的预测。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High density optical interconnects for board and backplane applications using VCSELs and polymer waveguides Evaluation of plastic package delamination via reliability testing and fracture mechanics approach Mid-frequency simultaneous switching noise in computer systems Distance learning paradigms in electronics packaging: a national course on thermal design of electronic products Mechanical and electrical characterization of a dendrite connector
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1