A Variation Aware Register Clustering Methodology in Near-Threshold Region

Xiangnan Song, Shiying Zhang, Ju Zhou, Xuexiang Wang
{"title":"A Variation Aware Register Clustering Methodology in Near-Threshold Region","authors":"Xiangnan Song, Shiying Zhang, Ju Zhou, Xuexiang Wang","doi":"10.1109/ASICON47005.2019.8983494","DOIUrl":null,"url":null,"abstract":"Near threshold voltage (NTV) design has gained significant attention due to its optimal energy efficiency. However, circuits are highly sensitive to process variations at NTV, which poses great challenges for clock network design. In this paper, we propose a variation aware register clustering methodology for clock network design at NTV. The timing-driven and load-balanced methods are implemented to reduce clock skew and sensitivity to process variation of clock skew at NTV. Experiment results show that our algorithms reduce the skew by 37.7% and skew variation (σ) by 16.4% with only 3.2% increase on power consumption.","PeriodicalId":319342,"journal":{"name":"2019 IEEE 13th International Conference on ASIC (ASICON)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 13th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON47005.2019.8983494","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Near threshold voltage (NTV) design has gained significant attention due to its optimal energy efficiency. However, circuits are highly sensitive to process variations at NTV, which poses great challenges for clock network design. In this paper, we propose a variation aware register clustering methodology for clock network design at NTV. The timing-driven and load-balanced methods are implemented to reduce clock skew and sensitivity to process variation of clock skew at NTV. Experiment results show that our algorithms reduce the skew by 37.7% and skew variation (σ) by 16.4% with only 3.2% increase on power consumption.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
近阈值区域变化感知寄存器聚类方法
近阈值电压(NTV)设计因其最优的能效而受到广泛关注。然而,电路对NTV的过程变化非常敏感,这给时钟网络的设计带来了很大的挑战。本文提出了一种用于NTV时钟网络设计的变化感知寄存器聚类方法。采用时序驱动和负载平衡两种方法来降低NTV的时钟偏差和对时钟偏差过程变化的敏感性。实验结果表明,我们的算法在功耗仅增加3.2%的情况下,将偏度降低了37.7%,偏度变化(σ)降低了16.4%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
On-Chip Protection of Cryptographic ICs Against Physical Side Channel Attacks: Invited Paper Scalable Modeling for the CPW Gap Discontinuity at Frequency up to 150 GHz A Low-delay Configurable Register for FPGA Design of High Dynamic Range and Digitalized Readout Integrated Circuit for LWIR FPAs Performance Investigation of Uniaxially Tensile Stressed Ge n-FinFETs Formed on Biaxially Strained GeOI Substrates And Its Impact On Ge CMOS Inverters
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1