{"title":"Design Space Exploration for Scaled FeFET Nonvolatile Memories: High-k Spacer as a Powerful Aid","authors":"You-Sheng Liu, Yuan-Yu Huang, P. Su","doi":"10.1109/EDTM53872.2022.9798076","DOIUrl":null,"url":null,"abstract":"This work explores the design space for scaled FeFET NVMs using TCAD simulations considering the phase non-uniformity of ferroelectric. Our study suggests that, to meet the requirements including the memory window (MW) and the electric field across interfacial layer (EIL), high-k spacers can be a powerful aid for future scaled FeFETs. High-k spacers improve EIL during write operation, mean MW and the worst MW under a nonuniform phase distribution. More importantly, these improvements increase with the down-scaling of gate length.","PeriodicalId":158478,"journal":{"name":"2022 6th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)","volume":"81 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-03-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 6th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTM53872.2022.9798076","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This work explores the design space for scaled FeFET NVMs using TCAD simulations considering the phase non-uniformity of ferroelectric. Our study suggests that, to meet the requirements including the memory window (MW) and the electric field across interfacial layer (EIL), high-k spacers can be a powerful aid for future scaled FeFETs. High-k spacers improve EIL during write operation, mean MW and the worst MW under a nonuniform phase distribution. More importantly, these improvements increase with the down-scaling of gate length.