Design considerations on CMOS limiting amplifiers for wearable biomedical systems

J. Ramos, J. L. Ausín, J. F. Duque-Carrillo, G. Torelli
{"title":"Design considerations on CMOS limiting amplifiers for wearable biomedical systems","authors":"J. Ramos, J. L. Ausín, J. F. Duque-Carrillo, G. Torelli","doi":"10.1109/ECCTD.2011.6043344","DOIUrl":null,"url":null,"abstract":"This paper presents design considerations on CMOS limiting amplifiers to be used as basic building blocks for power-efficient logarithmic amplifiers. The impact of mismatches and device-level properties on sensitivity and gain-bandwidth product is discussed. To this end, a comparison of several types of low-voltage gain cell topologies is presented. Based on statistical (Monte Carlo) results, a high-sensitivity eight-stage limiting amplifier tolerant of process and mismatch variations was designed in 0.35-µm CMOS technology to operate over a dc-to-20-MHz bandwidth. The proposed limiting amplifier draws 280 µA from a 2-V supply and achieves a voltage gain of 75 dB.","PeriodicalId":126960,"journal":{"name":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCTD.2011.6043344","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents design considerations on CMOS limiting amplifiers to be used as basic building blocks for power-efficient logarithmic amplifiers. The impact of mismatches and device-level properties on sensitivity and gain-bandwidth product is discussed. To this end, a comparison of several types of low-voltage gain cell topologies is presented. Based on statistical (Monte Carlo) results, a high-sensitivity eight-stage limiting amplifier tolerant of process and mismatch variations was designed in 0.35-µm CMOS technology to operate over a dc-to-20-MHz bandwidth. The proposed limiting amplifier draws 280 µA from a 2-V supply and achieves a voltage gain of 75 dB.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
可穿戴生物医学系统CMOS限制放大器的设计考虑
本文介绍了CMOS限制放大器的设计考虑,以作为节能对数放大器的基本构建模块。讨论了不匹配和器件级特性对灵敏度和增益-带宽积的影响。为此,对几种类型的低压增益单元拓扑结构进行了比较。基于统计(蒙特卡罗)结果,采用0.35µm CMOS技术设计了一个高灵敏度的8级限幅放大器,可容忍工艺和失配变化,工作带宽为dc- 20mhz。所提出的限制放大器从2 v电源中吸取280µA,并实现75 dB的电压增益。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Decade bandwidth single and cascaded travelling wave medium power amplifiers using sige hbts Hilbert transform by divide-and-conquer piecewise linear approximation Analysis and design of an array of two differential oscillators coupled through a resistive network Impact of NMOS/PMOS imbalance in Ultra-Low Voltage CMOS standard cells Utilization of distortion contribution analysis
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1