DFT for Low Cost SOC Test

R. Parekhji
{"title":"DFT for Low Cost SOC Test","authors":"R. Parekhji","doi":"10.1109/ATS.2005.51","DOIUrl":null,"url":null,"abstract":"Growing test costs impact the design and implementation of large and complex IP (intellectual property) modules, (often reused as embedded cores), as well as the construction of SOCs (systems-on-chip) using them. The modules must be designed for re-use in different devices, and the SOCs using them too must be designed to support various end applications, with diverse requirements of performance, power, reliability and cost, within the constraints of the budgetted design and test costs and product development cycle times. These constraints often make the DFT (design for testability) process a very critical and differentiating component of the overall design cycle, as well as a key enabler for robust designs.","PeriodicalId":373563,"journal":{"name":"14th Asian Test Symposium (ATS'05)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th Asian Test Symposium (ATS'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2005.51","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Growing test costs impact the design and implementation of large and complex IP (intellectual property) modules, (often reused as embedded cores), as well as the construction of SOCs (systems-on-chip) using them. The modules must be designed for re-use in different devices, and the SOCs using them too must be designed to support various end applications, with diverse requirements of performance, power, reliability and cost, within the constraints of the budgetted design and test costs and product development cycle times. These constraints often make the DFT (design for testability) process a very critical and differentiating component of the overall design cycle, as well as a key enabler for robust designs.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
DFT用于低成本SOC测试
不断增长的测试成本影响了大型和复杂IP(知识产权)模块的设计和实现(通常作为嵌入式核心重用),以及使用它们的soc(片上系统)的构建。这些模块必须设计成可以在不同的设备中重复使用,使用它们的soc也必须设计成支持各种终端应用,在预算的设计和测试成本和产品开发周期时间的限制下,对性能、功率、可靠性和成本有不同的要求。这些约束通常使DFT(可测试性设计)过程成为整个设计周期中非常关键和与众不同的组成部分,同时也是健壮设计的关键推动者。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Efficient Static Compaction Techniques for Sequential Circuits Based on Reverse Order Restoration and Test Relaxation Practical Aspects of Delay Testing for Nanometer Chips State-reuse Test Generation for Progressive Random Access Scan: Solution to Test Power, Application Time and Data Size A Framework for Automatic Assembly Program Generator (A^2PG) for Verification and Testing of Processor Cores Arithmetic Test Strategy for FFT Processor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1