{"title":"DFT for Low Cost SOC Test","authors":"R. Parekhji","doi":"10.1109/ATS.2005.51","DOIUrl":null,"url":null,"abstract":"Growing test costs impact the design and implementation of large and complex IP (intellectual property) modules, (often reused as embedded cores), as well as the construction of SOCs (systems-on-chip) using them. The modules must be designed for re-use in different devices, and the SOCs using them too must be designed to support various end applications, with diverse requirements of performance, power, reliability and cost, within the constraints of the budgetted design and test costs and product development cycle times. These constraints often make the DFT (design for testability) process a very critical and differentiating component of the overall design cycle, as well as a key enabler for robust designs.","PeriodicalId":373563,"journal":{"name":"14th Asian Test Symposium (ATS'05)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th Asian Test Symposium (ATS'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2005.51","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Growing test costs impact the design and implementation of large and complex IP (intellectual property) modules, (often reused as embedded cores), as well as the construction of SOCs (systems-on-chip) using them. The modules must be designed for re-use in different devices, and the SOCs using them too must be designed to support various end applications, with diverse requirements of performance, power, reliability and cost, within the constraints of the budgetted design and test costs and product development cycle times. These constraints often make the DFT (design for testability) process a very critical and differentiating component of the overall design cycle, as well as a key enabler for robust designs.