A low-jitter multiphase digital delay-locked loop for nuclear instruments and biomedical imaging applications

W. Gao, D. Gao, C. Hu-Guo, T. Wei, Yann Hu
{"title":"A low-jitter multiphase digital delay-locked loop for nuclear instruments and biomedical imaging applications","authors":"W. Gao, D. Gao, C. Hu-Guo, T. Wei, Yann Hu","doi":"10.1109/ICIEA.2010.5515257","DOIUrl":null,"url":null,"abstract":"This paper presents a novel digital delay-locked loop (DDLL) dedicated to generate multiphase delayed clocks for the development of the multi-channel analog-to-digital converters (ADCs) and/or time-to-digital converters (TDCs). The DDLL consists of a digital delay chain using linear delay elements, a Bangbang phase detector, a Up/Down counter and a digital filter. The digital filter is utilized to reduce digital ripples when DDLL is locked. A prototype chip of the proposed DDLL with 32 delay cells is designed and fabricated in AMS 0.35 µm CMOS process. The die area is 690 µm × 73 µm. For the DDLL core, the rms jitter and the peak-to-peak jitter of is 0 and 19.8 ps at 50 MHz clock. However, jitter-tolerant performances can be achieved when the DDLL core and the digital filter are used as a multiphase clock generator. The total power dissipation is about 3 mW.","PeriodicalId":234296,"journal":{"name":"2010 5th IEEE Conference on Industrial Electronics and Applications","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 5th IEEE Conference on Industrial Electronics and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIEA.2010.5515257","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a novel digital delay-locked loop (DDLL) dedicated to generate multiphase delayed clocks for the development of the multi-channel analog-to-digital converters (ADCs) and/or time-to-digital converters (TDCs). The DDLL consists of a digital delay chain using linear delay elements, a Bangbang phase detector, a Up/Down counter and a digital filter. The digital filter is utilized to reduce digital ripples when DDLL is locked. A prototype chip of the proposed DDLL with 32 delay cells is designed and fabricated in AMS 0.35 µm CMOS process. The die area is 690 µm × 73 µm. For the DDLL core, the rms jitter and the peak-to-peak jitter of is 0 and 19.8 ps at 50 MHz clock. However, jitter-tolerant performances can be achieved when the DDLL core and the digital filter are used as a multiphase clock generator. The total power dissipation is about 3 mW.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于核仪器和生物医学成像应用的低抖动多相数字锁延环
本文提出了一种新的数字锁延环(DDLL),用于产生多相延迟时钟,用于开发多通道模数转换器(adc)和/或时间数字转换器(tdc)。DDLL由使用线性延迟元件的数字延迟链、Bangbang鉴相器、Up/Down计数器和数字滤波器组成。利用数字滤波器减小DDLL锁锁时的数字波纹。采用AMS 0.35µm CMOS工艺设计并制作了具有32个延迟单元的DDLL原型芯片。模具面积为690µm × 73µm。对于DDLL核心,在50 MHz时钟时的有效值抖动和峰对峰抖动分别为0和19.8 ps。然而,当DDLL核心和数字滤波器用作多相时钟发生器时,可以实现抗抖动性能。总功耗约为3mw。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Forecasting next-day electricity prices with Hidden Markov Models Design of HTS Linear Induction Motor using GA and the Finite Element Method Hybrid recurrent fuzzy neural network control for permanent magnet synchronous motor applied in electric scooter Integrating human factors into nanotech sustainability assessment and communication An ID-based content extraction signatures without trusted party
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1