Orthogonalized communication architecture for MP-SoC with global bus

Jin Lee, Sin-Chong Park
{"title":"Orthogonalized communication architecture for MP-SoC with global bus","authors":"Jin Lee, Sin-Chong Park","doi":"10.1109/IWSOC.2005.89","DOIUrl":null,"url":null,"abstract":"In platform based SoC design, the computational part and communication part of the system are required to be orthogonalized. In this paper, we propose the fully orthogonalized communication architecture of multi-processor SoC (MP-SoC) which has a global bus architecture. In order to orthognalize communication and computation, we use the central arbiter which not only performs arbitration of transactions, but generates of transaction information. Each master has a transactor which translate the information from the central arbiter, so that the master doesn't need to synchronize with other processors. This paper also provides the transaction level modeling (TLM) methodology at timed functional (TF) level with SystemC 2.0.1 and master-slave library.","PeriodicalId":328550,"journal":{"name":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2005.89","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In platform based SoC design, the computational part and communication part of the system are required to be orthogonalized. In this paper, we propose the fully orthogonalized communication architecture of multi-processor SoC (MP-SoC) which has a global bus architecture. In order to orthognalize communication and computation, we use the central arbiter which not only performs arbitration of transactions, but generates of transaction information. Each master has a transactor which translate the information from the central arbiter, so that the master doesn't need to synchronize with other processors. This paper also provides the transaction level modeling (TLM) methodology at timed functional (TF) level with SystemC 2.0.1 and master-slave library.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有全局总线的MP-SoC正交化通信体系结构
在基于平台的SoC设计中,要求系统的计算部分和通信部分实现正交化。本文提出了一种具有全局总线结构的多处理器SoC (MP-SoC)全正交化通信架构。为了使通信和计算正规化,我们使用中央仲裁器,它不仅执行交易仲裁,而且生成交易信息。每个主节点都有一个事务处理者,负责转换来自中央仲裁器的信息,这样主节点就不需要与其他处理器同步。本文还提供了基于SystemC 2.0.1和主从库的定时功能(TF)级事务级建模方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A field-programmable analog array using translinear elements Improved wideband low distortion cascaded delta-sigma modulator Modular architecture for system-on-chip design of scalable MEMS optical switch actuator controller A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling Design of 12-bit 100-MHz current-steering DAC for SOC applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1