An acoustic echo canceller chip

M. Borhani, V. Sedghi
{"title":"An acoustic echo canceller chip","authors":"M. Borhani, V. Sedghi","doi":"10.1109/IWSOC.2005.36","DOIUrl":null,"url":null,"abstract":"This paper has mentioned new algorithms in adaptive acoustic echo cancellation (AEC): subband adaptive filtering (SAF) and partitioned block Hartley domain adaptive filtering (PBHDAF). The computational complexity of these algorithms is less than their older partners with very fast convergence rate. We have proposed these algorithms for real time processing and we implement this system as acoustic echo canceller with very high speed integrated circuit hardware description language (VHDL). Also a block diagram for integrated implementation of this AEC is proposed that can be constructed in system on chip (SOC) or system in package (SIP) technologies.","PeriodicalId":328550,"journal":{"name":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Fifth International Workshop on System-on-Chip for Real-Time Applications (IWSOC'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2005.36","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper has mentioned new algorithms in adaptive acoustic echo cancellation (AEC): subband adaptive filtering (SAF) and partitioned block Hartley domain adaptive filtering (PBHDAF). The computational complexity of these algorithms is less than their older partners with very fast convergence rate. We have proposed these algorithms for real time processing and we implement this system as acoustic echo canceller with very high speed integrated circuit hardware description language (VHDL). Also a block diagram for integrated implementation of this AEC is proposed that can be constructed in system on chip (SOC) or system in package (SIP) technologies.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种回声消除芯片
本文提出了自适应声回波消除(AEC)的新算法:子带自适应滤波(SAF)和分块哈特利域自适应滤波(phhdaf)。这些算法的计算复杂度比传统算法小,收敛速度快。我们提出了这些算法用于实时处理,并利用非常高速的集成电路硬件描述语言(VHDL)实现了该系统作为声回波消除器。此外,还提出了AEC集成实现的框图,可以在片上系统(SOC)或包中系统(SIP)技术中构建。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A field-programmable analog array using translinear elements Improved wideband low distortion cascaded delta-sigma modulator Modular architecture for system-on-chip design of scalable MEMS optical switch actuator controller A novel clock recovery scheme with improved jitter tolerance for PAM4 signaling Design of 12-bit 100-MHz current-steering DAC for SOC applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1