{"title":"Mode detection of a linear-logarithmic current-mode image sensor","authors":"Elham Khamsehashari, Y. Audet","doi":"10.1109/NEWCAS.2011.5981203","DOIUrl":null,"url":null,"abstract":"A current-mode column readout circuit architecture is presented. The readout circuit is composed of a first-generation current conveyor, a current memory employed as a delta reset sampling unit, a differential amplifier as an integrator and a dynamic comparator. The current-mode active pixel sensor uses a PMOS readout transistor in the linear region of operation and a PMOS reset transistor that allows for a linear-logarithmic response. The pixel response operation is determined in the column readout circuit and a signal is sent to the digital processing unit as an indicator. Experimental results, obtained from test structure, are presented. The circuit was fabricated in a CMOS 0.35um process from Austria Microsystems.","PeriodicalId":271676,"journal":{"name":"2011 IEEE 9th International New Circuits and systems conference","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 9th International New Circuits and systems conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS.2011.5981203","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
A current-mode column readout circuit architecture is presented. The readout circuit is composed of a first-generation current conveyor, a current memory employed as a delta reset sampling unit, a differential amplifier as an integrator and a dynamic comparator. The current-mode active pixel sensor uses a PMOS readout transistor in the linear region of operation and a PMOS reset transistor that allows for a linear-logarithmic response. The pixel response operation is determined in the column readout circuit and a signal is sent to the digital processing unit as an indicator. Experimental results, obtained from test structure, are presented. The circuit was fabricated in a CMOS 0.35um process from Austria Microsystems.