C. Dai, W. Liu, A. Massengale, A. Kameyama, J. S. Harris
{"title":"Novel processing approach for sub-micron heterojunction bipolar transistors","authors":"C. Dai, W. Liu, A. Massengale, A. Kameyama, J. S. Harris","doi":"10.1109/DRC.1994.1009427","DOIUrl":null,"url":null,"abstract":"The fabrication of high reliability, high current gain and low l/f noise heterojunction bipolar transistors (HBTs) has utilized a fully depleted thin AlGaAs layer to eliminate base surface recombination current. Higher frequency and lower power devices require scaling to sub-micron dimensions and control of this passivation ledge is a difficult processing problem that has precluded prior investigation of sub-micron devices. In this study, we report the development of a novel self-alignment approach using e-beam lithography to realize passivation ledges as small as 0.1 ym. This new fabrication approach allows us to experimentally investigate the limits of passivation for HBTs and establish that the minimum ledge to eliminate all recombination is 0.3pm. we have also simulated the performance of these HBTs by both analytical models and a 2Dsimulator, Semi-Cad. Our experimental and theoretical results are in excellent agreement and enable one to optimize high speed or low power structures with smaller ledges where complete passivation is not achieved. The maximum current gain in our fully passivated devices is base transport limited at 900.","PeriodicalId":244069,"journal":{"name":"52nd Annual Device Research Conference","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"52nd Annual Device Research Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.1994.1009427","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
The fabrication of high reliability, high current gain and low l/f noise heterojunction bipolar transistors (HBTs) has utilized a fully depleted thin AlGaAs layer to eliminate base surface recombination current. Higher frequency and lower power devices require scaling to sub-micron dimensions and control of this passivation ledge is a difficult processing problem that has precluded prior investigation of sub-micron devices. In this study, we report the development of a novel self-alignment approach using e-beam lithography to realize passivation ledges as small as 0.1 ym. This new fabrication approach allows us to experimentally investigate the limits of passivation for HBTs and establish that the minimum ledge to eliminate all recombination is 0.3pm. we have also simulated the performance of these HBTs by both analytical models and a 2Dsimulator, Semi-Cad. Our experimental and theoretical results are in excellent agreement and enable one to optimize high speed or low power structures with smaller ledges where complete passivation is not achieved. The maximum current gain in our fully passivated devices is base transport limited at 900.