{"title":"Modified Positive Feedback Adiabatic Logic for Ultra Low Power Adder","authors":"Shiv Pratap Singh Kushawaha, T. Sasamal","doi":"10.1109/CICT.2016.80","DOIUrl":null,"url":null,"abstract":"This paper proposes a modified positive feedback adiabatic logic (MPFAL) for ultra-low power circuits. MPFAL is based on positive DC voltage range 0.1 to 0.3 V. Half-adder and 1-bit full-adder incorporating this technique also been considered in this work. Comparison shows that average power is reduced in case of modified technique compared to positive feedback adiabatic logic (PFAL) for frequency range 10 MHz to 300 MHz and simulations are carried out by considering load capacitance from 30fF to 110fF. All the simulations have been done in Cadence Virtuoso Tool using UMC 180 nm CMOS technology. This technique can be used in ultra-low power digital circuits operated at higher frequencies.","PeriodicalId":118509,"journal":{"name":"2016 Second International Conference on Computational Intelligence & Communication Technology (CICT)","volume":"64 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Second International Conference on Computational Intelligence & Communication Technology (CICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICT.2016.80","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This paper proposes a modified positive feedback adiabatic logic (MPFAL) for ultra-low power circuits. MPFAL is based on positive DC voltage range 0.1 to 0.3 V. Half-adder and 1-bit full-adder incorporating this technique also been considered in this work. Comparison shows that average power is reduced in case of modified technique compared to positive feedback adiabatic logic (PFAL) for frequency range 10 MHz to 300 MHz and simulations are carried out by considering load capacitance from 30fF to 110fF. All the simulations have been done in Cadence Virtuoso Tool using UMC 180 nm CMOS technology. This technique can be used in ultra-low power digital circuits operated at higher frequencies.