A multi-level approach to low power MAC design

K.S. Shim, Ik Kyun Oh, Sangjin Hong, Beom-Seon Ryu, K. Lee, Taewon Cho
{"title":"A multi-level approach to low power MAC design","authors":"K.S. Shim, Ik Kyun Oh, Sangjin Hong, Beom-Seon Ryu, K. Lee, Taewon Cho","doi":"10.1109/SIPS.1999.822380","DOIUrl":null,"url":null,"abstract":"A low power 8/spl times/8+20-bit MAC is designed minimizing the power consumption at each of the design levels. At algorithm level, a new method for MR-XY operation which saves 40% of transistor counts over conventional methods is proposed. A new Booth selector circuit using NMOS PTL (pass-transistor logic) which has excellent power-delay product is also proposed at transistor level. Dynamic CMOS single edge triggered flip-flops are used to reduce the number of transistors for the registers. The proposed MAC is designed with 0.6 um single-poly triple-metal CMOS process. As a result of simulation, operating frequency is over 100 MHz with 3.3 V supply voltage and the average power consumption is 51 mW at 100 MHz.","PeriodicalId":275030,"journal":{"name":"1999 IEEE Workshop on Signal Processing Systems. SiPS 99. Design and Implementation (Cat. No.99TH8461)","volume":"46 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1999 IEEE Workshop on Signal Processing Systems. SiPS 99. Design and Implementation (Cat. No.99TH8461)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIPS.1999.822380","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

A low power 8/spl times/8+20-bit MAC is designed minimizing the power consumption at each of the design levels. At algorithm level, a new method for MR-XY operation which saves 40% of transistor counts over conventional methods is proposed. A new Booth selector circuit using NMOS PTL (pass-transistor logic) which has excellent power-delay product is also proposed at transistor level. Dynamic CMOS single edge triggered flip-flops are used to reduce the number of transistors for the registers. The proposed MAC is designed with 0.6 um single-poly triple-metal CMOS process. As a result of simulation, operating frequency is over 100 MHz with 3.3 V supply voltage and the average power consumption is 51 mW at 100 MHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低功耗MAC设计的多层次方法
低功耗8/spl倍/8+20位MAC设计,最大限度地降低了每个设计级别的功耗。在算法层面,提出了一种新的MR-XY运算方法,该方法比传统方法节省了40%的晶体管计数。提出了一种采用NMOS PTL(通管逻辑)的Booth选择电路,该电路在晶体管级具有优异的功率延迟积。动态CMOS单边触发触发器用于减少寄存器的晶体管数量。所提出的MAC采用0.6 um单聚三金属CMOS工艺设计。仿真结果表明,在3.3 V电源电压下,工作频率超过100 MHz, 100 MHz时平均功耗为51 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Efficient FFT implementation using digit-serial arithmetic VLSI implementation issues of TURBO decoder design for wireless applications A new image encryption algorithm and its VLSI architecture Implementation of the discrete cosine transform and its inverse by recursive structures A high-speed CORDIC algorithm and architecture for DSP applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1