Error detection, fault location and reconfiguration for 2D mesh processing element arrays for digital signal processing

Guoning Liao
{"title":"Error detection, fault location and reconfiguration for 2D mesh processing element arrays for digital signal processing","authors":"Guoning Liao","doi":"10.1109/VTEST.1993.313308","DOIUrl":null,"url":null,"abstract":"Presents a new and efficient error detection and fault location technique suitable for high performance application specific processing element (PE) arrays. In the proposed scheme, two spare PEs are located within four PEs, which forms a reconfigurable fault-tolerant module (RFTM). Any spare can functionally replace any one of the primary PEs within the RTFM. Since spares are physically close to the PEs that they replace, reconfiguration interconnections are short, thus minimizing the performance degradation. The new fault tolerant structure, RFTM, not only provides error detection mechanism, but also achieves fault tolerance. The authors have developed an error detection and fault location algorithm for the RFTM, which makes use of the information that is only available in a fault tolerant structure, but not available in other local redundancy techniques. Then, a systematic way of fault isolation was presented. A major contribution of this paper is that the authors approached the error detection, fault location and fault isolation in a unified way within the RFTM. The simple error detection and fault location mechanism turned out to result in a lean implementation of RFTM.<<ETX>>","PeriodicalId":283218,"journal":{"name":"Digest of Papers Eleventh Annual 1993 IEEE VLSI Test Symposium","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Papers Eleventh Annual 1993 IEEE VLSI Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTEST.1993.313308","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Presents a new and efficient error detection and fault location technique suitable for high performance application specific processing element (PE) arrays. In the proposed scheme, two spare PEs are located within four PEs, which forms a reconfigurable fault-tolerant module (RFTM). Any spare can functionally replace any one of the primary PEs within the RTFM. Since spares are physically close to the PEs that they replace, reconfiguration interconnections are short, thus minimizing the performance degradation. The new fault tolerant structure, RFTM, not only provides error detection mechanism, but also achieves fault tolerance. The authors have developed an error detection and fault location algorithm for the RFTM, which makes use of the information that is only available in a fault tolerant structure, but not available in other local redundancy techniques. Then, a systematic way of fault isolation was presented. A major contribution of this paper is that the authors approached the error detection, fault location and fault isolation in a unified way within the RFTM. The simple error detection and fault location mechanism turned out to result in a lean implementation of RFTM.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于数字信号处理的二维网格处理单元阵列的错误检测、故障定位和重构
提出了一种适用于高性能专用处理元件(PE)阵列的新型、高效的错误检测和故障定位技术。在该方案中,两个备用pe位于四个pe中,形成一个可重构容错模块(RFTM)。任何备用pe都可以在功能上替换RTFM中的任何一个主pe。由于备件在物理上靠近它们所替换的pe,因此重新配置互连的时间很短,从而最大限度地降低了性能下降。新的容错结构RFTM不仅提供了错误检测机制,而且实现了容错。作者为RFTM开发了一种错误检测和故障定位算法,该算法利用了仅在容错结构中可用而在其他局部冗余技术中不可用的信息。然后,提出了一种系统的故障隔离方法。本文的一个主要贡献是作者将RFTM中的错误检测、故障定位和故障隔离统一起来。简单的错误检测和故障定位机制导致了RFTM.>的精简实现
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Classification of bridging faults in CMOS circuits: experimental results and implications for test Generation of testable designs from behavioral descriptions using high level synthesis tools Carafe: an inductive fault analysis tool for CMOS VLSI circuits Partial scan testing with single clock control Revisiting shift register realization for ease of test generation and testing
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1