{"title":"Application and performance of FPGA using partial reconfiguration with Xilinx PlanAhead","authors":"Ipseeta Nanda, N. Adhikari","doi":"10.1109/ITEC-INDIA.2017.8333891","DOIUrl":null,"url":null,"abstract":"Dynamic Partial Reconfiguration (DPR) of Field Programmable Gate Array (FPGA) offers the members of benefit across multiple industries. Partial Reconfiguration (PR) has been supported by Xilinx for many generation of devices. Hardware portion of the device function is dynamically modified by partial reconfiguration technique by downloading full and partial bitstreams. In this paper some specific regions are reconfigured of the FPGA with new functions during run time while remaining areas become static during this time. Xilinx PlanAhead provides graphical environment for PR which reduces the board space, changes the design in the field and also provides low power consumption.","PeriodicalId":312418,"journal":{"name":"2017 IEEE Transportation Electrification Conference (ITEC-India)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Transportation Electrification Conference (ITEC-India)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITEC-INDIA.2017.8333891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
Dynamic Partial Reconfiguration (DPR) of Field Programmable Gate Array (FPGA) offers the members of benefit across multiple industries. Partial Reconfiguration (PR) has been supported by Xilinx for many generation of devices. Hardware portion of the device function is dynamically modified by partial reconfiguration technique by downloading full and partial bitstreams. In this paper some specific regions are reconfigured of the FPGA with new functions during run time while remaining areas become static during this time. Xilinx PlanAhead provides graphical environment for PR which reduces the board space, changes the design in the field and also provides low power consumption.