Queuing Parallel Computing CAD Tasks in the Design and Optimization of IC Topography

A. Wojtasik
{"title":"Queuing Parallel Computing CAD Tasks in the Design and Optimization of IC Topography","authors":"A. Wojtasik","doi":"10.23919/MIXDES52406.2021.9497623","DOIUrl":null,"url":null,"abstract":"In recent years, the development of personal computers hardware has been aimed at increasing the number of processor cores. At the same time, the efficiency and reliability of computer interconnecting networks is increased. This enables the introduction and development of parallel and distributed processing methods also in CAD systems. The paper presents the problems related to the parallelization of the computational process and the methods of solving them, based on the example of typical computational experiments used in the design and optimization of integrated circuits topography.","PeriodicalId":375541,"journal":{"name":"2021 28th International Conference on Mixed Design of Integrated Circuits and System","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 28th International Conference on Mixed Design of Integrated Circuits and System","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES52406.2021.9497623","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In recent years, the development of personal computers hardware has been aimed at increasing the number of processor cores. At the same time, the efficiency and reliability of computer interconnecting networks is increased. This enables the introduction and development of parallel and distributed processing methods also in CAD systems. The paper presents the problems related to the parallelization of the computational process and the methods of solving them, based on the example of typical computational experiments used in the design and optimization of integrated circuits topography.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
排队并行计算CAD任务在集成电路地形设计与优化中的应用
近年来,个人电脑硬件的发展一直以增加处理器核心的数量为目标。同时,提高了计算机互联网络的效率和可靠性。这使得并行和分布式处理方法在CAD系统中的引入和发展成为可能。本文以集成电路拓扑图设计与优化中的典型计算实验为例,介绍了计算过程并行化的相关问题及解决方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Implementation of Coprocessor for Integer Multiple Precision Arithmetic on Zynq Ultrascale+ MPSoC A Simple Method for Analysis of Operation of JLFET THz Radiation Sensors New Monolithic Multi-terminal Si-chips Integrating a Power Converter Phase-leg for Specific Applications Low-noise Amplifier for Photomultiplier Tube Detectors for Plasma Diagnostics Section 6: Embedded Systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1