Impact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processes

Alberto V. de Oliveira, E. Simoen, Paula Ghedini Der Agopian, J. Martino, J. Mitard, L. Witters, N. Collaert, A. Thean, C. Claeys
{"title":"Impact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processes","authors":"Alberto V. de Oliveira, E. Simoen, Paula Ghedini Der Agopian, J. Martino, J. Mitard, L. Witters, N. Collaert, A. Thean, C. Claeys","doi":"10.1109/S3S.2016.7804384","DOIUrl":null,"url":null,"abstract":"One of future device candidates for the Si platform integration, the Ge pFinFET, is evaluated for two different shallow-trench-isolation (STI) processes at low temperature operation. The effective mobility around 700 cm2/Vs at 77 K is reported for both STI processes, as a result of the compressive strain in the channel. Regarding the OFF-state region, it is found that the substrate current plays an important role at room temperature and for long channels. It decreases up to three orders of magnitude from room temperature down to 200 K, as long as the p-n junction reverse current from the drain to bulk dominates the substrate current.","PeriodicalId":145660,"journal":{"name":"2016 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/S3S.2016.7804384","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

One of future device candidates for the Si platform integration, the Ge pFinFET, is evaluated for two different shallow-trench-isolation (STI) processes at low temperature operation. The effective mobility around 700 cm2/Vs at 77 K is reported for both STI processes, as a result of the compressive strain in the channel. Regarding the OFF-state region, it is found that the substrate current plays an important role at room temperature and for long channels. It decreases up to three orders of magnitude from room temperature down to 200 K, as long as the p-n junction reverse current from the drain to bulk dominates the substrate current.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低温运行对采用STI前后工艺制造的长通道应变Ge pfinfet的影响
作为Si平台集成的未来候选器件之一,Ge pFinFET在低温下对两种不同的浅沟隔离(STI)工艺进行了评估。据报道,由于通道中的压缩应变,两种STI工艺在77 K下的有效迁移率约为700 cm2/Vs。对于关闭状态区域,发现衬底电流在室温和长通道下起重要作用。从室温到200k,只要从漏极到本体的pn结反向电流占衬底电流的主导地位,它就会减少三个数量级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Ultra low energy FDSOI asynchronous reconfiguration network for an IoT wireless sensor network node Challenges and opportunities of vertical FET devices using 3D circuit design layouts Correlations between plasma induced damage and negative bias temperature instability in 65 nm bulk and thin-BOX FDSOI processes Influence of source-drain engineering and temperature on split-capacitance characteristics of FDSOI p-i-n gated diodes Sub-pJ per operation scalable computing: The PULP experience
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1