{"title":"Circuit Reliability Analysis with Considerations of Aging Effect","authors":"Suoyue Zhan, Chunhong Chen","doi":"10.1109/SBCCI55532.2022.9893233","DOIUrl":null,"url":null,"abstract":"Aging effect is one of the critical factors causing circuit reliability degradation due to negative bias temperature instability (NBTI) with continuous and intense logic operation. While there is no lack of research work on aging-related reliability analysis at transistor- or gate-level, little has been done to estimate the reliability at circuit-level. This makes it difficult for the designers to predict the circuit lifetime. To fill this gap, this paper proposes a reliability estimation model to target the reliability degradation at the output of integrated circuits. Simulations on benchmark circuits show that the reliability degradation rate ranges from 1.5% to 8.2% over one-year period, depending on specific circuits.","PeriodicalId":231587,"journal":{"name":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI55532.2022.9893233","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Aging effect is one of the critical factors causing circuit reliability degradation due to negative bias temperature instability (NBTI) with continuous and intense logic operation. While there is no lack of research work on aging-related reliability analysis at transistor- or gate-level, little has been done to estimate the reliability at circuit-level. This makes it difficult for the designers to predict the circuit lifetime. To fill this gap, this paper proposes a reliability estimation model to target the reliability degradation at the output of integrated circuits. Simulations on benchmark circuits show that the reliability degradation rate ranges from 1.5% to 8.2% over one-year period, depending on specific circuits.