Circuit Reliability Analysis with Considerations of Aging Effect

Suoyue Zhan, Chunhong Chen
{"title":"Circuit Reliability Analysis with Considerations of Aging Effect","authors":"Suoyue Zhan, Chunhong Chen","doi":"10.1109/SBCCI55532.2022.9893233","DOIUrl":null,"url":null,"abstract":"Aging effect is one of the critical factors causing circuit reliability degradation due to negative bias temperature instability (NBTI) with continuous and intense logic operation. While there is no lack of research work on aging-related reliability analysis at transistor- or gate-level, little has been done to estimate the reliability at circuit-level. This makes it difficult for the designers to predict the circuit lifetime. To fill this gap, this paper proposes a reliability estimation model to target the reliability degradation at the output of integrated circuits. Simulations on benchmark circuits show that the reliability degradation rate ranges from 1.5% to 8.2% over one-year period, depending on specific circuits.","PeriodicalId":231587,"journal":{"name":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI55532.2022.9893233","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Aging effect is one of the critical factors causing circuit reliability degradation due to negative bias temperature instability (NBTI) with continuous and intense logic operation. While there is no lack of research work on aging-related reliability analysis at transistor- or gate-level, little has been done to estimate the reliability at circuit-level. This makes it difficult for the designers to predict the circuit lifetime. To fill this gap, this paper proposes a reliability estimation model to target the reliability degradation at the output of integrated circuits. Simulations on benchmark circuits show that the reliability degradation rate ranges from 1.5% to 8.2% over one-year period, depending on specific circuits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
考虑老化效应的电路可靠性分析
老化效应是连续高强度逻辑运行负偏置温度不稳定性(NBTI)导致电路可靠性下降的关键因素之一。虽然在晶体管或栅极级的老化可靠性分析方面的研究并不缺乏,但在电路级的可靠性评估方面的研究却很少。这使得设计人员很难预测电路的寿命。为了填补这一空白,本文提出了一种针对集成电路输出可靠性退化的可靠性估计模型。在基准电路上的仿真表明,根据具体电路的不同,一年的可靠性退化率在1.5%到8.2%之间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Transistor Reordering for Electrical Improvement in CMOS Complex Gates CSIP: A Compact Scrypt IP design with single PBKDF2 core for Blockchain mining A High-level Model to Leverage NoC-based Many-core Research Time Assisted SAR ADC with Bit-guess and Digital Error Correction A Time-Efficient Defect Simulation Framework for Analog and Mixed Signal (AMS) Circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1