Design and Performance Analysis of Improved FIR Filter using UltraScale FPGA

B. Das, Javed Ali Jamali, Mahendar Kumar, Dilip Kumar Ramnani, Z. A. Memon
{"title":"Design and Performance Analysis of Improved FIR Filter using UltraScale FPGA","authors":"B. Das, Javed Ali Jamali, Mahendar Kumar, Dilip Kumar Ramnani, Z. A. Memon","doi":"10.33317/ssurj.414","DOIUrl":null,"url":null,"abstract":"It is discussed in many studies and demonstrated in the many researches that based on certain applications, analog design of filter has several issues including complex design, re-use Limitations, and accuracy of generating the output at various frequencies. Therefore, instead of analog filter design the digital design of the filter is preferred for both Finite and Infinite Impulse Response Filter. This paper demonstrates the design of the digital FIR filter designed is demonstrated using ultrascale Field Programming Gate Array. The filter is designed using Coefficient multiplier via Canonic Signed Digit – CSD Technique. The optimized design of digital filter is carried out via real-time implementation is performed using Ultra Scale FPGA. The filter is designed and tested with ordinary filter at 10 MHz and 10 GHz frequencies. The performance analysis of the system is illustrated using the response rate at the bit stream of 16 bit. In the results, it is demonstrated that for 10 MHz frequency design FIR filter in FPGA the 30% faster response filter is achieved at for 10 GHz, the 15% faster response is achieved at the IO Standard of LVCOMS. The proposed Improved Finite Impulse Response Filter Design using Ultra Scale FPGA helps in increasing design performance to increase the speed of overall response of FIR filter that is lacking in ordinary Filters.","PeriodicalId":341241,"journal":{"name":"Sir Syed University Research Journal of Engineering & Technology","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sir Syed University Research Journal of Engineering & Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.33317/ssurj.414","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

It is discussed in many studies and demonstrated in the many researches that based on certain applications, analog design of filter has several issues including complex design, re-use Limitations, and accuracy of generating the output at various frequencies. Therefore, instead of analog filter design the digital design of the filter is preferred for both Finite and Infinite Impulse Response Filter. This paper demonstrates the design of the digital FIR filter designed is demonstrated using ultrascale Field Programming Gate Array. The filter is designed using Coefficient multiplier via Canonic Signed Digit – CSD Technique. The optimized design of digital filter is carried out via real-time implementation is performed using Ultra Scale FPGA. The filter is designed and tested with ordinary filter at 10 MHz and 10 GHz frequencies. The performance analysis of the system is illustrated using the response rate at the bit stream of 16 bit. In the results, it is demonstrated that for 10 MHz frequency design FIR filter in FPGA the 30% faster response filter is achieved at for 10 GHz, the 15% faster response is achieved at the IO Standard of LVCOMS. The proposed Improved Finite Impulse Response Filter Design using Ultra Scale FPGA helps in increasing design performance to increase the speed of overall response of FIR filter that is lacking in ordinary Filters.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于UltraScale FPGA的改进FIR滤波器设计与性能分析
许多研究讨论并表明,基于某些应用,滤波器的模拟设计存在设计复杂、重复使用限制以及在不同频率下产生输出的准确性等问题。因此,对于有限脉冲响应滤波器和无限脉冲响应滤波器,首选的是数字滤波器设计,而不是模拟滤波器设计。本文演示了数字FIR滤波器的设计,采用超大规模现场编程门阵列进行设计。该滤波器采用系数乘法器设计,采用标准符号数CSD技术。通过超大规模FPGA的实时实现,对数字滤波器进行了优化设计。设计了该滤波器,并与普通滤波器在10mhz和10ghz频率下进行了测试。用16位码流的响应速率对系统进行了性能分析。结果表明,在FPGA中设计10 MHz频率的FIR滤波器,在10 GHz频率下的响应速度提高了30%,在LVCOMS的IO标准下的响应速度提高了15%。本文提出的基于超大规模FPGA的有限脉冲响应滤波器改进设计有助于提高设计性能,提高FIR滤波器的整体响应速度,这是普通滤波器所缺乏的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and Performance Analysis of Improved FIR Filter using UltraScale FPGA Low-Cost Portable ECG Monitoring Device for Inaccessible Areas in Pakistan Effective & Efficient Implementation of OBE Framework within Constrained Pakistani Environment to Attain Desired Learning Outcomes Internet-of-Things based Home Automation System using Smart Phone Mechanical Properties of concrete by reused coarse aggregate with substitution of different percentages instead of natural aggregate and incorporation of Glass fiber
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1