Bidirectional matched global bit line scheme for high density DRAMs

J. Ahn, T. H. Kim, S. M. Park, S. H. Wang, H. Lee
{"title":"Bidirectional matched global bit line scheme for high density DRAMs","authors":"J. Ahn, T. H. Kim, S. M. Park, S. H. Wang, H. Lee","doi":"10.1109/VLSIC.1993.920552","DOIUrl":null,"url":null,"abstract":"A new bit line organization, called Bidirectional Matched Global Bit Line (BMGB) scheme, is designed to overcome the difficulties in layout implementation and the high susceptibility to noise of conventional open bit line structure. In this scheme, the local bit line pairs are placed close to each other and well-balanced folded bit line type global bit lines are used. Measured results from a test chip, processed with 0.35 /spl mu/m technology, shows that cell array size can be reduced about 15%, while a similar performance is obtained to that of a conventional folded bit line architecture. This scheme can also be used with folded type local bit lines.","PeriodicalId":127467,"journal":{"name":"Symposium 1993 on VLSI Circuits","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1993 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1993.920552","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A new bit line organization, called Bidirectional Matched Global Bit Line (BMGB) scheme, is designed to overcome the difficulties in layout implementation and the high susceptibility to noise of conventional open bit line structure. In this scheme, the local bit line pairs are placed close to each other and well-balanced folded bit line type global bit lines are used. Measured results from a test chip, processed with 0.35 /spl mu/m technology, shows that cell array size can be reduced about 15%, while a similar performance is obtained to that of a conventional folded bit line architecture. This scheme can also be used with folded type local bit lines.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高密度dram双向匹配全局位线方案
为了克服传统开放位线结构在布局实现上的困难和对噪声的高敏感性,设计了一种新的位线组织——双向匹配全局位线(BMGB)方案。在该方案中,局部位线对彼此靠近放置,并使用平衡良好的折叠位线型全局位线。采用0.35 /spl mu/m技术处理的测试芯片的测量结果表明,单元阵列尺寸可缩小约15%,而性能与传统的折叠位线结构相似。该方案也可用于折叠型局部位线。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Open/folded bit-line arrangement for ultra high-density DRAMs A new very fast pull-in PLL system with anti-pseudo-lock function A 3 V data transceiver chip for dual-mode cellular communication systems A 12.5 ns 16 Mb CMOS SRAM Low voltage mixed analog/digital circuit design for portable equipment
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1