A Two-stage Area-efficient High Input Impedance CMOS Amplifier for Neural Signals

Erwin H. T. Shad, M. Molinas, T. Ytterdal
{"title":"A Two-stage Area-efficient High Input Impedance CMOS Amplifier for Neural Signals","authors":"Erwin H. T. Shad, M. Molinas, T. Ytterdal","doi":"10.1109/DTS52014.2021.9498105","DOIUrl":null,"url":null,"abstract":"In this article, a two-stage area-efficient high input impedance neural amplifier is proposed. It has been shown that two single-stage amplifiers with low gain will consume less area in comparison with a single-stage high gain amplifier for capacitively coupled amplifiers. Besides, splitting a high gain amplifier into two single-stages in this structure leads to achieving a higher input impedance at the end. Furthermore, it helps to boost the input impedance at a higher frequency. The robustness of the proposed structure is investigated by process and mismatch Monte Carlo simulations. All the simulations are run using in a commercially available 0.18 μm CMOS technology. Based on post-layout simulation, the proposed two-stage amplifier has 53 dB mid-band gain in the bandwidth of 5 Hz to 10 kHz. The input impedance is 2.8 GΩ and 56 MΩ at 1 kHz and 10 kHz, respectively. In comparison to a single-stage amplifier, the proposed structure boosted the input impedance at frequencies up to 1 kHz by a factor of 10 while the power consumption increased only 0.5 μW. Furthermore, the proposed two-stage neural amplifier area consumption is 0.02 mm2 without pads which decreased area consumption by a factor of 3.","PeriodicalId":158426,"journal":{"name":"2021 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTS52014.2021.9498105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this article, a two-stage area-efficient high input impedance neural amplifier is proposed. It has been shown that two single-stage amplifiers with low gain will consume less area in comparison with a single-stage high gain amplifier for capacitively coupled amplifiers. Besides, splitting a high gain amplifier into two single-stages in this structure leads to achieving a higher input impedance at the end. Furthermore, it helps to boost the input impedance at a higher frequency. The robustness of the proposed structure is investigated by process and mismatch Monte Carlo simulations. All the simulations are run using in a commercially available 0.18 μm CMOS technology. Based on post-layout simulation, the proposed two-stage amplifier has 53 dB mid-band gain in the bandwidth of 5 Hz to 10 kHz. The input impedance is 2.8 GΩ and 56 MΩ at 1 kHz and 10 kHz, respectively. In comparison to a single-stage amplifier, the proposed structure boosted the input impedance at frequencies up to 1 kHz by a factor of 10 while the power consumption increased only 0.5 μW. Furthermore, the proposed two-stage neural amplifier area consumption is 0.02 mm2 without pads which decreased area consumption by a factor of 3.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种用于神经信号的两级面积高效高输入阻抗CMOS放大器
本文提出了一种两级面积高效高输入阻抗神经放大器。研究表明,对于电容耦合放大器,与单级高增益放大器相比,两个低增益单级放大器消耗的面积更小。此外,在这种结构中,将高增益放大器分成两个单级会导致最终获得更高的输入阻抗。此外,它有助于在更高的频率上提高输入阻抗。通过过程和失配蒙特卡罗仿真研究了该结构的鲁棒性。所有的模拟都是在商用0.18 μm CMOS技术上运行的。基于布局后仿真,该两级放大器在5 Hz ~ 10 kHz的带宽范围内具有53 dB的中频增益。在1 kHz和10 kHz时,输入阻抗分别为2.8 GΩ和56 MΩ。与单级放大器相比,该结构将频率高达1khz的输入阻抗提高了10倍,而功耗仅增加0.5 μW。此外,所提出的两级神经放大器面积消耗为0.02 mm2,不含衬垫,面积消耗减少了3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Ultra-Low Power (4nW), 0.6V Fully-Tunable Bump Circuit operating in Sub-threshold regime Development of graphene oxide-based fluorescent sensing nanoplatform for microRNA-10b detection Towards Autonomous Node Sensors: Green Versus RF Energy Harvesting Slicing Optimization based on Machine Learning Tool for Industrial IoT 4.0 Quantum well width and barrier Thickness effects on the perpendicular transport in polar and non-polar oriented AlGaN/GaN Resonant Tunneling Diodes
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1