A reconfigurable embedded decompressor for test compression

Tomoyuki Saiki, H. Ichihara, Tomoo Inoue
{"title":"A reconfigurable embedded decompressor for test compression","authors":"Tomoyuki Saiki, H. Ichihara, Tomoo Inoue","doi":"10.1109/DELTA.2006.10","DOIUrl":null,"url":null,"abstract":"Test compression/decompression methods for reducing the test application time and memory requirement of an LSI tester have been proposed. In these methods, the employed coding algorithms are tailored to a given test data, so that the tailored coding algorithm can compress highly the test data. However, these methods have some drawbacks, e.g., the coding algorithm may not be effective in extra test data except for the given test data. In this paper, we introduce an embedded decompressor that is reconfigurable according to the used coding algorithms and a given test data. Its reconfigurability can overcome the drawbacks of conventional decompressors with keeping high compression ratio. Moreover, we propose an architecture of reconfigurable decompressors for four variable-length codings. In the proposed architecture, the common functions for four codings are implemented as fixed (or non-re configurable) components so as to reduce the configuration data, which is stored on an ATE and sent to a CUT. Experimental results show that (1) the configuration data size becomes reasonably small by reducing the configuration part of the decompressor, (2) the reconfigurable decompressor is effective for SoC testing in respect of the test data size, and (3) it can achieve an optimal compression of test data by Huffman coding.","PeriodicalId":439448,"journal":{"name":"Third IEEE International Workshop on Electronic Design, Test and Applications (DELTA'06)","volume":"67 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-01-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third IEEE International Workshop on Electronic Design, Test and Applications (DELTA'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DELTA.2006.10","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Test compression/decompression methods for reducing the test application time and memory requirement of an LSI tester have been proposed. In these methods, the employed coding algorithms are tailored to a given test data, so that the tailored coding algorithm can compress highly the test data. However, these methods have some drawbacks, e.g., the coding algorithm may not be effective in extra test data except for the given test data. In this paper, we introduce an embedded decompressor that is reconfigurable according to the used coding algorithms and a given test data. Its reconfigurability can overcome the drawbacks of conventional decompressors with keeping high compression ratio. Moreover, we propose an architecture of reconfigurable decompressors for four variable-length codings. In the proposed architecture, the common functions for four codings are implemented as fixed (or non-re configurable) components so as to reduce the configuration data, which is stored on an ATE and sent to a CUT. Experimental results show that (1) the configuration data size becomes reasonably small by reducing the configuration part of the decompressor, (2) the reconfigurable decompressor is effective for SoC testing in respect of the test data size, and (3) it can achieve an optimal compression of test data by Huffman coding.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于测试压缩的可重构嵌入式解压器
测试压缩/解压方法,以减少测试应用时间和内存需求的LSI测试仪已经提出。在这些方法中,所采用的编码算法都是针对给定的测试数据进行定制的,从而使定制编码算法能够对测试数据进行高度压缩。然而,这些方法都有一些缺点,例如,编码算法可能对除了给定测试数据之外的额外测试数据无效。本文介绍了一种可根据编码算法和给定测试数据进行重构的嵌入式解压缩器。它的可重构性克服了传统减压器保持高压缩比的缺点。此外,我们还提出了一种可重构的四变长编码解压缩器结构。在提出的体系结构中,四种编码的公共功能被实现为固定(或不可重新配置)的组件,以减少存储在ATE上并发送到CUT的配置数据。实验结果表明:(1)通过减少减压器的配置部分,配置数据大小变得相当小;(2)可重构减压器在测试数据大小方面对SoC测试是有效的;(3)通过Huffman编码可以实现测试数据的最优压缩。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Random sampling algorithm in RFID indoor location system VertiCal, a universal calibration system for eSys high performance 32-bit PowerPC microcontrollers; test challenges & solution Effect of high permittivity and core dimensions on the permeability measurement for Mn-Zn ferrite cores used in high-frequency transformer Designing cryptographic key generators with low power consumption Harmonic distortion measurement using spectral warping
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1