{"title":"Direction-Based Fast Mode Decision and Hardware Design for the AV1 Intra Prediction","authors":"M. Corrêa, D. Palomino, G. Corrêa, L. Agostini","doi":"10.1109/SBCCI55532.2022.9893253","DOIUrl":null,"url":null,"abstract":"This work presents a fast decision algorithm and its hardware design for the AV1 intra prediction, inspired on the direction detection algorithm used on the CDEF (Constrained Directional Enhancement Filter) of the same codec. The main objective is to reduce the number of intra candidates with a low-cost heuristic, thus allowing a faster prediction time in software and also allowing a low-area and low-power intra prediction hardware design. The proposed algorithm was implemented in the AV1 reference encoder (libaom) and, experiments showed, on average, a 22.56% encoding time reduction, at a cost of 1.26% BD-BR increase. The hardware design synthesis, targeting the TSMC 40 nm and frequency of 951 MHz, resulted in an area and power of 39K NAND2 gates and 4.92 mW, respectively. This target frequency is enough for the processing of UHD 4K (3,840x2,160 pixels) videos at 30 frames per second. When considering the integration of this hardware with a directional AV1 intra prediction hardware, a dynamic power dissipation reduction of up to 93% is expected.","PeriodicalId":231587,"journal":{"name":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-08-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 35th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI55532.2022.9893253","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This work presents a fast decision algorithm and its hardware design for the AV1 intra prediction, inspired on the direction detection algorithm used on the CDEF (Constrained Directional Enhancement Filter) of the same codec. The main objective is to reduce the number of intra candidates with a low-cost heuristic, thus allowing a faster prediction time in software and also allowing a low-area and low-power intra prediction hardware design. The proposed algorithm was implemented in the AV1 reference encoder (libaom) and, experiments showed, on average, a 22.56% encoding time reduction, at a cost of 1.26% BD-BR increase. The hardware design synthesis, targeting the TSMC 40 nm and frequency of 951 MHz, resulted in an area and power of 39K NAND2 gates and 4.92 mW, respectively. This target frequency is enough for the processing of UHD 4K (3,840x2,160 pixels) videos at 30 frames per second. When considering the integration of this hardware with a directional AV1 intra prediction hardware, a dynamic power dissipation reduction of up to 93% is expected.